On-chip tensile testing of nanoscale silicon free-standing beams

被引:0
|
作者
Umesh Bhaskar
Vikram Passi
Samer Houri
Enrique Escobedo-Cousin
Sarah H. Olsen
Thomas Pardoen
Jean-Pierre Raskin
机构
[1] Université Catholique de Louvain,Research Center in Micro and Nanoscopic Materials and Electronic Devices
[2] Electronics and Applied Mathematics,Institute of Information and Communication Technologies
[3] Université Catholique de Louvain,Newcastle University
[4] School of Electrical,Institute of Mechanics
[5] Electronic & Computer Engineering,undefined
[6] Materials and Civil Engineering,undefined
来源
关键词
D O I
暂无
中图分类号
学科分类号
摘要
Nanomechanical testing of silicon is primarily motivated toward characterizing scale effects on the mechanical behavior. “Defect-free” nanoscale silicon additionally offers a road to large deformation permitting the investigation of transport characteristics and surface instabilities of a significantly perturbed atomic arrangement. The need for developing simple and generic characterization tools to deform free-standing silicon beams down to the nanometer scale, sufficiently equipped to investigate both the mechanical properties and the carrier transport under large strains, has been met in this research through the design of a versatile lab-on-chip. The original on-chip characterization technique has been applied to monocrystalline Si beams produced from Silicon-on-Insulator wafers. The Young’s modulus was observed to decrease from 160 GPa down to 108 GPa when varying the thickness from 200 down to 50 nm. The fracture strain increases when decreasing the volume of the test specimen to reach 5% in the smallest samples. Additionally, atomic force microscope-based characterizations reveal that the surface roughness decreases by a factor of 5 when deforming by 2% the Si specimen. Proof of concept transport measurements were also performed under deformation up till 3.5% on 40-nm-thick lightly p-doped silicon beams.
引用
收藏
页码:571 / 579
页数:8
相关论文
共 50 条
  • [21] Tensile and Fatigue Properties of Free-Standing Cu Foils
    Dai, Caiyun
    Zhu, Xiaofei
    Zhang, Guangping
    JOURNAL OF MATERIALS SCIENCE & TECHNOLOGY, 2009, 25 (06) : 721 - 726
  • [22] On-chip testing of embedded silicon transducers
    Mir, S
    Rufer, L
    Charlot, B
    Courtois, B
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 2 - 7
  • [23] Fabrication of free-standing porous silicon microstructures
    Garel, O.
    Breluzeau, C.
    Dufour-Gergam, E.
    Bosseboeuf, A.
    Belier, B.
    Mathet, V.
    Verjus, F.
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2007, 17 (07) : S164 - S167
  • [24] Free-standing single crystal silicon nanoribbons
    Shi, WS
    Peng, HY
    Wang, N
    Li, CP
    Xu, L
    Lee, CS
    Kalish, R
    Lee, ST
    JOURNAL OF THE AMERICAN CHEMICAL SOCIETY, 2001, 123 (44) : 11095 - 11096
  • [25] Free-Standing Luminescent Layers of Porous Silicon
    Goryachev, D. N.
    Belyakov, L. V.
    Sreseli, O. M.
    SEMICONDUCTORS, 2010, 44 (12) : 1588 - 1591
  • [26] On the Statistical Thermodynamics of a Free-Standing Nanocrystal: Silicon
    Magomedov, M. N.
    CRYSTALLOGRAPHY REPORTS, 2017, 62 (03) : 480 - 496
  • [27] Porous silicon free-standing coupled microcavities
    Ghulinyan, M
    Oton, CJ
    Gaburro, Z
    Bettotti, P
    Pavesi, L
    APPLIED PHYSICS LETTERS, 2003, 82 (10) : 1550 - 1552
  • [28] Photovoltage in free-standing mesoporous silicon layers
    Dittrich, T
    Duzhko, V
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2003, 197 (01): : 107 - 112
  • [29] On-chip testing of embedded silicon transducers
    Mir, S
    Charlot, B
    Rufer, L
    Courtois, B
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 13 - 18
  • [30] DC conduction in free-standing porous silicon
    Dariani, R. S.
    Hosseini, Z. S.
    OPTOELECTRONICS AND ADVANCED MATERIALS-RAPID COMMUNICATIONS, 2010, 4 (10): : 1526 - 1530