Effective Timing Error Tolerance in Flip-Flop Based Core Designs

被引:0
|
作者
Stefanos Valadimas
Yiorgos Tsiatouhas
Angela Arapoyanni
Petros Xarchakos
机构
[1] University of Athens,Department of Informatics and Telecommunications
[2] University of Ioannina,Department of Computer Science and Engineering
来源
关键词
Timing violations; Timing errors; Concurrent error detection and correction; Timing error tolerance;
D O I
暂无
中图分类号
学科分类号
摘要
Timing errors turn to be a great concern in nanometer technology integrated circuits. This work presents a low-cost and power efficient, multiple timing error detection and correction technique for flip-flop based core designs. Two new flip-flop designs are introduced, which exploit a transition detector for timing error detection along with asynchronous local error correction schemes to provide timing error tolerance. The proposed, the Razor and the Time Dilation techniques were applied separately in the design of three versions of a 32-bit MIPS microprocessor core and the pci_bridge32 IWLS05 core, using a 90 nm CMOS technology. Comparisons based on simulation results validate the efficiency of the new design approach.
引用
收藏
页码:795 / 804
页数:9
相关论文
共 50 条
  • [21] Toward Critical Flip-Flop Identification for Soft-Error Tolerance With Graph Neural Networks
    Lu, Li
    Chen, Junchao
    Ulbricht, Markus
    Krstic, Milos
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (04) : 1135 - 1148
  • [22] Bit error rate analysis for flip-flop and latch based interconnect pipelining
    Xu, Jingye
    Chowdhury, Masud H.
    [J]. 2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 1061 - 1064
  • [23] A Low-Cost Error-Tolerant Flip-Flop Against SET and SEU for Dependable Designs
    Li, Jie
    Xiao, Liyi
    Li, Linzhe
    Li, Hongchen
    Liu, He
    Wang, Chenxu
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (07) : 2721 - 2729
  • [24] Circuit Timing Analysis and Optimization under Flexible Flip-flop Timing Model
    Heo, Jeongwoo
    Kim, Taewhan
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (06) : 862 - 877
  • [25] Bit error rate measurement of an RSFQ toggle Flip-flop
    Kim, Sehoon
    Kim, Jinyoung
    Kang, Joonhee
    [J]. JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2006, 48 (05) : 1008 - 1011
  • [26] Framework for selective flip-flop replacement for soft error mitigation
    Torvi, Pavan Vithal
    Devanathan, V. R.
    Kamakoti, V.
    [J]. 2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 381 - 386
  • [27] Spec based flip-flop and buffer insertion
    Akkiraju, N
    Mohan, M
    [J]. 21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, : 270 - 275
  • [28] Timing Error Tolerance in Small Core Designs for SoC Applications
    Valadimas, Stefanos
    Tsiatouhas, Yiorgos
    Arapoyanni, Angela
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (02) : 654 - 663
  • [29] A water-based molecular flip-flop
    Wang, Yu
    Huang, Jiping
    [J]. EUROPEAN PHYSICAL JOURNAL-APPLIED PHYSICS, 2014, 68 (03):
  • [30] Low Overhead Warning Flip-Flop Based on Charge Sharing for Timing Slack Monitoring
    Sannena, Govinda
    Das, Bishnu Prasad
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (07) : 1223 - 1232