Design of low power single-stage bias current control technique- based DVGA for LTE receivers

被引:0
|
作者
Sawssen Lahiani
Houda Daoud
Samir Ben Salem
Rahma Aloulou
Mourad Loulou
机构
[1] University of Sfax,Laboratory of Electronics and Technologies of Information (LETI)
[2] National School of Engineers of Sfax,undefined
关键词
DVGA optimization; dB-linear range; Low power consumption; LTE; Bisquare weights method; Predicted DVGA performances; Process scaling;
D O I
暂无
中图分类号
学科分类号
摘要
In this study, a novel single-stage Digital Variable Gain Amplifier architecture (DVGA) was presented for Long Time Evolution (LTE) receivers. The proposed DVGA combines two transimpedance amplifiers, a transconductance amplifier and a novel digitally controlled current. Using a digital control block, an auxiliary pair to retain a constant current density enabled changing the gain. The Heuristic Method was used to optimize the proposed circuit performance for a high gain, low noise and low power consumption. This circuit was simulated using device-level description of TSMC 0.18 µm CMOS process. The VGA achieved 59 dB gain control range, 171 MHz bandwidth, 11.5 dBm third-order input-intercept point as a minimum gain and below 19 dB noise figure as a maximum gain which makes it convenient for LTE receivers. For maximum gain, The Total Harmonic Distortion (THD) is less than -62 dB. The fully differential VGA has a low THD which it represents a key performance satisfying the LTE system application requirements. The overall power consumption of the circuit is 0.35 mW for ± 0.9 V power supply. This paper also dealt with the prediction of optimized DVGA performances for the upcoming CMOS nanoprocess using the robust Bisquare Weights (BW) method for 16 to 10 nm process nodes. The behavior of the optimized DVGA performances with process scaling was detailed.
引用
收藏
页码:529 / 542
页数:13
相关论文
共 50 条
  • [1] Design of low power single-stage bias current control technique- based DVGA for LTE receivers
    Lahiani, Sawssen
    Daoud, Houda
    Ben Salem, Samir
    Aloulou, Rahma
    Loulou, Mourad
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 107 (03) : 529 - 542
  • [2] Single-stage RF quadrature front-end receivers for ultra low power applications
    Liscidini, Antonio
    2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 304 - 307
  • [3] A low-power design methodology for single-stage operational amplifiers
    Aminzadeh, Hamed
    Danaie, Mohammad
    Lotfi, Reza
    IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, : 62 - 67
  • [4] Design of low-power single-stage operational amplifiers based on an optimized settling model
    Aminzadeh, Hamed
    Lotfi, Reza
    Mafinezhad, Khalil
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 58 (02) : 153 - 160
  • [5] Design of low-power single-stage operational amplifiers based on an optimized settling model
    Hamed Aminzadeh
    Reza Lotfi
    Khalil Mafinezhad
    Analog Integrated Circuits and Signal Processing, 2009, 58 : 153 - 160
  • [6] Modeling, analysis and control design of Single-Stage Current Source PFC converter
    Uan-Zo-li, A
    Lee, FC
    Burgos, R
    CONFERENCE RECORD OF THE 2005 IEEE INDUSTRY APPLICATIONS CONFERENCE, VOLS 1-4, 2005, : 2802 - 2808
  • [7] A single-stage PV module integrated converter based on a low-power current-source inverter
    Sahan, Benjamin
    Vergara, Antonio Notholt
    Henze, Norbert
    Engler, Alfred
    Zacharias, Peter
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2008, 55 (07) : 2602 - 2609
  • [8] Design and Control of a New Single-Stage Wireless Charger with Interoperable Power Level Capability
    Vaddemani, Guru Prasad Reddy
    Ronanki, Deepak
    Dekka, Apparao
    Beig, Abdul R.
    2024 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, APEC, 2024, : 1294 - 1299
  • [9] Design and Development of a LED Driver Prototype with a Single-Stage PFC and Low Current Harmonic Distortion
    Henao, G. A.
    Castro, J. A.
    Trujillo, C. L.
    Narvaez, E. A.
    IEEE LATIN AMERICA TRANSACTIONS, 2017, 15 (08) : 1368 - 1375
  • [10] Design considerations for single-stage, input-current shapers for low output voltage ripple
    Villarejo, J. (jose.Villarejo@upct.es), 2005, Institute of Electrical and Electronics Engineers Inc. (02):