TCAD Temperature Analysis of Gate Stack Gate All Around (GS-GAA) FinFET for Improved RF and Wireless Performance

被引:0
|
作者
Bhavya Kumar
Rishu Chaujar
机构
[1] Delhi Technological University,Microelectronics Research Lab, Department of Applied Physics
来源
Silicon | 2021年 / 13卷
关键词
Analog/RF performance; Gate Stack (GS); Gate All Around (GAA) FinFET; High-temperature; Quantum effects; Wireless performance;
D O I
暂无
中图分类号
学科分类号
摘要
In this article, we investigated the impact of temperature variation on DC, analog, RF, and wireless performance of Gate Stack Gate All Around (GS-GAA) FinFET using SILVACO Atlas 3D simulator. The GAA structure introduction enhances the switching ratio (Ion/Ioff) by ∼152.37% and reduces the subthreshold swing (SS) by ∼6.5%. At gate voltage (Vgs) ∼ 0.725 V, the GS-GAA FinFET device exhibits the ZTC (Zero-Temperature-Coefficient) bias point, i.e., the effect of temperature on drain current gets nullified. DC parameters such as leakage current (Ioff), on current (Ion), SS, and threshold voltage (Vth) deteriorate with the rise in temperature. The enhancement in temperature degrades the RF and analog performance of the device by suppressing the parameters like transconductance (gm), device efficiency (TGF), cut-off frequency (fT), gain frequency product (GFP), gain-bandwidth product (GBP), etc. The device’s wireless performance is analyzed using linearity and harmonic distortion parameters such as gm3, gm2, 1-dB compression point, IIP3, VIP3, VIP2, IMD3, HD3, and HD2, and it shows significant improvement as the temperature increases from 300 K to 500 K.
引用
收藏
页码:3741 / 3753
页数:12
相关论文
共 50 条
  • [1] TCAD Temperature Analysis of Gate Stack Gate All Around (GS-GAA) FinFET for Improved RF and Wireless Performance
    Kumar, Bhavya
    Chaujar, Rishu
    SILICON, 2021, 13 (10) : 3741 - 3753
  • [2] Analog and RF Performance Evaluation of Junctionless Accumulation Mode (JAM) Gate Stack Gate All Around (GS-GAA) FinFET
    Kumar, Bhavya
    Chaujar, Rishu
    SILICON, 2021, 13 (03) : 919 - 927
  • [3] Analog and RF Performance Evaluation of Junctionless Accumulation Mode (JAM) Gate Stack Gate All Around (GS-GAA) FinFET
    Bhavya Kumar
    Rishu Chaujar
    Silicon, 2021, 13 : 919 - 927
  • [4] RF Analysis of a Fully Gate Covered Junctionless FinFET for Improved Performance
    Tyagi, Aman
    Mangal, Gaurav
    Chaujar, Rishu
    PROCEEDINGS OF 3RD IEEE CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2022), 2022, : 93 - 97
  • [5] Dual Material Gate-Gate Stack-Elliptical Gate All Around (DMG-GS-EG) MOSFET - A Novel Device Concept for Improved Performance
    Pandey, Priyanka
    Puri, Pooja
    Kaur, Harsupreet
    2018 SECOND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRONICS, COMPUTERS AND COMMUNICATIONS (ICAECC), 2018,
  • [6] Gate All Around MOSFET With Vacuum Gate Dielectric for Improved Hot Carrier Reliability and RF Performance
    Gautam, Rajni
    Saxena, Manoj
    Gupta, Radhey Shyam
    Gupta, Mridula
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (06) : 1820 - 1827
  • [7] Gate electrode work function engineered JAM-GS-GAA FinFET for analog/RF applications: Performance estimation and optimization
    Kumar, Bhavya
    Sharma, Megha
    Chaujar, Rishu
    MICROELECTRONICS JOURNAL, 2023, 135
  • [8] The Effect of Gate Stack and High-K Spacer on Device Performance of a Junctionless GAA FinFET
    Kumar, Bhavya
    Kumar, Ajay
    Chaujar, Rishu
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 159 - 163
  • [9] Performance analysis of undoped cylindrical gate all around (GAA) MOSFET at subthreshold regime
    Jena, B.
    Pradhan, K. P.
    Dash, S.
    Mishra, G. P.
    Sahu, P. K.
    Mohapatra, S. K.
    ADVANCES IN NATURAL SCIENCES-NANOSCIENCE AND NANOTECHNOLOGY, 2015, 6 (03)
  • [10] TCAD Analysis and Modelling of Gate-Stack Gate All Around Junctionless Silicon NWFET Based Bio-Sensor for Biomedical Application
    Yirak, Mekonnen Getnet
    Chaujar, Rishu
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 60 - 65