Fault-tolerant design of spaceborne mass memory system

被引:0
|
作者
Zhang Y. [1 ,2 ,3 ]
Chang L. [1 ,3 ]
Yang G. [1 ,3 ]
Li H. [1 ,3 ]
机构
[1] Shanghai Institute of Microsystem and Information Technology, Chinese Academy of Sciences
[2] Graduate School of Chinese Academy of Sciences
[3] Shanghai Microsatellite Engineering Center
关键词
Data integrity; Fault-tolerant memory architecture; Parallel Reed-Solomon codec;
D O I
10.1007/s12209-010-0004-7
中图分类号
学科分类号
摘要
A fault-tolerant spaceborne mass memory architecture is presented based on entirely commercial-off-theshelf components. The highly modularized and scalable memory kernel supports the hierarchical design and is well suited to redundancy structure. Error correcting code (ECC) and periodical scrubbing are used to deal with bit errors induced by single event upset. For 8-bit wide devices, the parallel Reed Solomon(10, 8) can perform coder/decoder calculations in one clock cycle, achieving a data rate of several Gb/s. In space environment, ECC combined with periodical scrubbing is appropriate and it reduces the word error rate by 5 orders of magnitude with 1% timing overhead and small hardware expenditure. © Tianjin University and Springer-Verlag Berlin Heidelberg 2010.
引用
收藏
页码:17 / 21
页数:4
相关论文
共 50 条
  • [1] Fault-Tolerant Design of Spaceborne Mass Memory System
    张宇宁
    常亮
    杨根庆
    李华旺
    Transactions of Tianjin University, 2010, (01) : 17 - 21
  • [2] Fault-Tolerant Design of Spaceborne Mass Memory System
    张宇宁
    常亮
    杨根庆
    李华旺
    Transactions of Tianjin University, 2010, 16 (01) : 17 - 21
  • [3] A Fault-Tolerant Design of Spaceborne Onboard Neural Network
    Chen Z.
    Zhang M.
    Zhang J.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2023, 45 (09): : 3234 - 3243
  • [4] ON THE FEASIBILITY OF A SPACEBORNE FAULT-TOLERANT HYPERCUBE
    RENNELS, DA
    MATHUR, FP
    CHAU, SN
    ROHR, JA
    AIAA COMPUTERS IN AEROSPACE VII CONFERENCE, PTS 1 AND 2: A COLLECTION OF PAPERS, 1989, : 634 - 644
  • [5] EFFICIENT FAULT-TOLERANT CACHE MEMORY DESIGN
    VERGOS, HT
    NIKOLOS, D
    MICROPROCESSING AND MICROPROGRAMMING, 1995, 41 (02): : 153 - 169
  • [6] Development of an evaluation model for the design of fault-tolerant solid state mass memory
    Cardarilli, GC
    Marinucci, P
    Salsano, A
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 673 - 676
  • [7] IMPLEMENTATION OF AN EXPERIMENTAL FAULT-TOLERANT MEMORY SYSTEM
    CARTER, WC
    MCCARTHY, CE
    IEEE TRANSACTIONS ON COMPUTERS, 1976, 25 (06) : 557 - 568
  • [9] Fault-Tolerant Memory Design and Partitioning Issues in Embryonics
    Prodan, Lucian
    Udrescu, Mihai
    Vladutiu, Mircea
    EVOLVABLE SYSTEMS: FROM BIOLOGY TO HARDWARE, PROCEEDINGS, 2008, 5216 : 372 - 381
  • [10] DESIGN AND IMPLEMENTATION OF MOONY - A FAULT-TOLERANT DISTRIBUTED SHARED-MEMORY SYSTEM
    LIN, YW
    YUAN, SM
    LIANG, DR
    COMPUTER SYSTEMS SCIENCE AND ENGINEERING, 1995, 10 (02): : 111 - 119