Design of Low Power VLSI Architecture of Line Coding Schemes

被引:0
|
作者
G. Rajakumar
A. Andrew Roobert
机构
[1] Francis Xavier Engineering College,Department of Electronics and Communication Engineering
[2] (Under Anna University – Chennai),undefined
来源
关键词
VLSI design; Low power; Line coding; BMC; BPSC; PC;
D O I
暂无
中图分类号
学科分类号
摘要
Line coding is used to tune the wave form based on the properties of the physical channel. The wave form is tuned in voltage or current or photon levels for the proper digital data transport. Bi-Phase Mark Coding (BMC), Bi-Phase Space Coding (BPSC) and Phase Coding (PC) are used as Line coding techniques. Most of the existing systems discuss about any one of the coding techniques among BPSC and PC. Limited number of systems discusses about BPSC and PC generation and degeneration operations together. The first objective of the proposed work is to design BMC, BPSC and PC techniques Generation and Degeneration operation in a single system. The second objective is to reduce the area and power consumption by modifying the number of MOS devices used for the system design and by adjusting the width of the MOS devices. The system is designed using Cadence® Virtuoso Schematic Editor at 180 nm technology. Simulation is done using Cadence® Virtuoso ADE and the Layout is designed using Cadence® Virtuoso Layout Suite XL. The proposed system requires 59 transistors and occupies 1632.88 µm2. Required power can be reduced up to 33% by using any one of the suitable coding among BMC, BPSC and PC based on the properties of the input data signal. If the input data is having equal possibility of high and low level signals, PC technique will be suitable for power reduction. If the high level beats the low level, BPSC technique will be suitable. If the low level beats the high level, BMC technique will be suitable.
引用
收藏
页码:1455 / 1473
页数:18
相关论文
共 50 条
  • [1] Design of Low Power VLSI Architecture of Line Coding Schemes
    Rajakumar, G.
    Roobert, A. Andrew
    WIRELESS PERSONAL COMMUNICATIONS, 2018, 99 (04) : 1455 - 1473
  • [2] Low power VLSI architecture design of BMC, BPSC and PC schemes
    G. Rajakumar
    A. Andrew Roobert
    T. S. Arun Samuel
    D. Gracia Nirmala Rani
    Analog Integrated Circuits and Signal Processing, 2017, 93 : 169 - 178
  • [3] Low power VLSI architecture design of BMC, BPSC and PC schemes
    Rajakumar, G.
    Roobert, A. Andrew
    Samuel, T. S. Arun
    Rani, D. Gracia Nirmala
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 93 (01) : 169 - 178
  • [4] Low Power VLSI Circuit Design with Efficient HDL Coding
    Pandey, Bishwajeet
    Pattanaik, Manisha
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT 2013), 2013, : 698 - 700
  • [5] A Novel architecture for nanometer scale low power VLSI design
    Barua, Parag
    2012 15TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2012, : 490 - 494
  • [6] Low Power Design Practices for Power Optimization at the Logic and Architecture Levels for VLSI System Design
    Chakraverty, Mayank
    Harisankar, P. S.
    Ruparelia, Vaibhav
    2016 INTERNATIONAL CONFERENCE ON ENERGY EFFICIENT TECHNOLOGIES FOR SUSTAINABILITY (ICEETS), 2016, : 727 - 733
  • [7] VLSI architecture for a very low bitrate video coding
    Jiang, Ke
    Zhang, Qianling
    Tang, Tingao
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 1999, 27 (11): : 53 - 56
  • [8] Low power design in VLSI
    Ma, Pengyong
    Chen, Shuming
    DCABES 2007 Proceedings, Vols I and II, 2007, : 1197 - 1199
  • [9] Serial low power bus coding for VLSI
    Kuo, Chih-Hung
    Wu, Wey-Bang
    Wu, Yi-Jang
    Lin, Jia-Hung
    2006 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1-4: VOL 1: SIGNAL PROCESSING, 2006, : 2449 - 2453
  • [10] Different retiming transformation technique to design optimized low power VLSI architecture
    Jalaja S.
    Prakash V.A.M.
    Jalaja, S. (jalajabit@gmail.com), 2018, American Institute of Mathematical Sciences (02): : 117 - 130