Electrical property comparison and charge transmission in p-type double gate and single gate junctionless accumulation transistor fabricated by AFM nanolithography

被引:0
|
作者
Arash Dehzangi
A Makarimi Abdullah
Farhad Larki
Sabar D Hutagalung
Elias B Saion
Mohd N Hamidon
Jumiah Hassan
Yadollah Gharayebi
机构
[1] Universiti Putra Malaysia,Department of Physics, Faculty of Science
[2] Universiti Sains Malaysia,School of Materials and Mineral Resources Engineering
[3] Universiti Putra Malaysia,Functional Devices Laboratory, Institute of Advanced Technology
[4] Islamic Azad University,Department of Chemistry
来源
Nanoscale Research Letters | / 7卷
关键词
Atomic force microscopy; Junctionless transistors; Local anodic oxidation; Silicon-on-insulator; Double gate; Single gate junctionless silicon nanowire transistor;
D O I
暂无
中图分类号
学科分类号
摘要
The junctionless nanowire transistor is a promising alternative for a new generation of nanotransistors. In this letter the atomic force microscopy nanolithography with two wet etching processes was implemented to fabricate simple structures as double gate and single gate junctionless silicon nanowire transistor on low doped p-type silicon-on-insulator wafer. The etching process was developed and optimized in the present work compared to our previous works. The output, transfer characteristics and drain conductance of both structures were compared. The trend for both devices found to be the same but differences in subthreshold swing, ‘on/off’ ratio, and threshold voltage were observed. The devices are ‘on’ state when performing as the pinch off devices. The positive gate voltage shows pinch off effect, while the negative gate voltage was unable to make a significant effect on drain current. The charge transmission in devices is also investigated in simple model according to a junctionless transistor principal.
引用
收藏
相关论文
共 27 条
  • [21] Investigation of Channel Doping Concentration and Reverse Boron Penetration on P-Type Pi-Gate Poly-Si Junctionless Accumulation Mode FETs
    Hsieh, Dong-Ru
    Chan, Yi-De
    Kuo, Po-Yi
    Chao, Tien-Sheng
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2018, 6 (01): : 314 - 319
  • [22] Electrical transfer, carrier concentration and surface charge analysis of a single-gated cylindrical channel junctionless p-type nanowire field-effect transistor for sensor applications
    Krishnamoorthy, Umapathi
    Shanmugam, SathishKumar
    COMPTES RENDUS CHIMIE, 2021, 24 (02) : 207 - 213
  • [23] Physical DC and thermal noise models of 18nm double-gate junctionless p-type MOSFETs for low noise RF applications
    Jeong, Eui-Young
    Deen, M. Jamal
    Chen, Chih-Hung
    Baek, Rock-Hyun
    Lee, Jeong-Soo
    Jeong, Yoon-Ha
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (04)
  • [24] Theoretical comparison of Si, Ge, and GaAs ultrathin p-type double-gate metal oxide semiconductor transistors
    Dib, Elias
    Bescond, Marc
    Cavassilas, Nicolas
    Michelini, Fabienne
    Raymond, Laurent
    Lannoo, Michel
    JOURNAL OF APPLIED PHYSICS, 2013, 114 (08)
  • [25] Inversion charge modeling in n-type and p-type Double-Gate MOSFETs including quantum effects: The role of crystallographic orientation
    Balaguer, M.
    Roldan, J. B.
    Donetti, L.
    Gamiz, F.
    SOLID-STATE ELECTRONICS, 2012, 67 (01) : 30 - 37
  • [26] Performance predictions of single-layer In-V double-gate n- and p-type field-effect transistors
    Carrillo-Nunez, Hamilton
    Stieger, Christian
    Luisier, Mathieu
    Schenk, Andreas
    2016 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2016,
  • [27] ZnO-Based n-Channel Junction Field-Effect Transistor With Room-Temperature-Fabricated Amorphous p-Type ZnCo2O4 Gate
    Schein, Friedrich-Leonhard
    von Wenckstern, Holger
    Frenzel, Heiko
    Grundmann, Marius
    IEEE ELECTRON DEVICE LETTERS, 2012, 33 (05) : 676 - 678