Electrical property comparison and charge transmission in p-type double gate and single gate junctionless accumulation transistor fabricated by AFM nanolithography

被引:0
|
作者
Arash Dehzangi
A Makarimi Abdullah
Farhad Larki
Sabar D Hutagalung
Elias B Saion
Mohd N Hamidon
Jumiah Hassan
Yadollah Gharayebi
机构
[1] Universiti Putra Malaysia,Department of Physics, Faculty of Science
[2] Universiti Sains Malaysia,School of Materials and Mineral Resources Engineering
[3] Universiti Putra Malaysia,Functional Devices Laboratory, Institute of Advanced Technology
[4] Islamic Azad University,Department of Chemistry
关键词
Atomic force microscopy; Junctionless transistors; Local anodic oxidation; Silicon-on-insulator; Double gate; Single gate junctionless silicon nanowire transistor;
D O I
暂无
中图分类号
学科分类号
摘要
The junctionless nanowire transistor is a promising alternative for a new generation of nanotransistors. In this letter the atomic force microscopy nanolithography with two wet etching processes was implemented to fabricate simple structures as double gate and single gate junctionless silicon nanowire transistor on low doped p-type silicon-on-insulator wafer. The etching process was developed and optimized in the present work compared to our previous works. The output, transfer characteristics and drain conductance of both structures were compared. The trend for both devices found to be the same but differences in subthreshold swing, ‘on/off’ ratio, and threshold voltage were observed. The devices are ‘on’ state when performing as the pinch off devices. The positive gate voltage shows pinch off effect, while the negative gate voltage was unable to make a significant effect on drain current. The charge transmission in devices is also investigated in simple model according to a junctionless transistor principal.
引用
收藏
相关论文
共 27 条
  • [1] Electrical property comparison and charge transmission in p-type double gate and single gate junctionless accumulation transistor fabricated by AFM nanolithography
    Dehzangi, Arash
    Abdullah, A. Makarimi
    Larki, Farhad
    Hutagalung, Sabar D.
    Saion, Elias B.
    Hamidon, Mohd N.
    Hassan, Jumiah
    Gharayebi, Yadollah
    NANOSCALE RESEARCH LETTERS, 2012, 7
  • [2] Fabrication of p-type Double gate and Single gate Junctionless silicon nanowire transistor by Atomic Force Microscopy Nanolithography
    Dehzangi, Arash
    Larki, Farhad
    Hassan, Jumiah
    Hutagalung, Sabar D.
    Saion, Elias B.
    Hamidon, Mohd N.
    Abdullah, A. Makarimi
    Kharazmi, Alireza
    Mohammadi, Sanaz
    Majlis, Burhanoddin Y.
    NANO HYBRIDS AND COMPOSITES, 2013, 3 : 93 - 113
  • [3] Pinch-off effect in p-type double gate and single gate junctionless silicon nanowire transistor fabricated by Atomic Force Microscopy Nanolithography
    Larki, Farhad
    Dehzangi, Arash
    Hassan, Jumiah
    Abedini, Alam
    Saion, E. B.
    Hutagalung, Sabar D.
    Abdullah, A. Makarimi
    Hamidon, M. N.
    NANO HYBRIDS, 2013, 4 : 33 - 45
  • [4] Pinch-off effect in p-type double gate and single gate junctionless silicon nanowire transistor fabricated by Atomic Force Microscopy Nanolithography
    Larki, Farhad
    Dehzangi, Arash
    Hassan, Jumiah
    Abedini, Alam
    Saion, E. B.
    Hutagalung, Sabar D.
    Abdullah, A. Makarimi
    Hamidon, M. N.
    NANO HYBRIDS AND COMPOSITES, 2013, 4 : 33 - 45
  • [5] Fabrication and characterization of p-type double gate and single gate junctionless silicon nanowire transistor by atomic force microscopy nanolithography
    Dehzangi, Arash
    Larki, Farhad
    Hassan, Jumiah
    Saion, E. B.
    Hutagalung, Sabar D.
    Hamidon, M. N.
    Gharayebi, Masoud
    Kharazmi, Alireza
    Mohammadi, Sanaz
    INTERNATIONAL JOURNAL OF NANOELECTRONICS AND MATERIALS, 2014, 7 (01): : 45 - 56
  • [6] P-type double gate junctionless tunnel field effect transistor
    MWAkram
    Bahniman Ghosh
    Punyasloka Bal
    Partha Mondal
    Journal of Semiconductors, 2014, 35 (01) : 31 - 37
  • [7] P-type double gate junctionless tunnel field effect transistor
    Akram, M. W.
    Ghosh, Bahniman
    Bal, Punyasloka
    Mondal, Partha
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (01)
  • [8] P-type double gate junctionless tunnel field effect transistor附视频
    MWAkram
    Bahniman Ghosh
    Punyasloka Bal
    Partha Mondal
    Journal of Semiconductors, 2014, (01) : 31 - 37
  • [9] Characteristic of p-Type Junctionless Gate-All-Around Nanowire Transistor and Sensitivity Analysis
    Han, Ming-Hung
    Chang, Chun-Yen
    Jhan, Yi-Ruei
    Wu, Jia-Jiun
    Chen, Hung-Bin
    Cheng, Ya-Chi
    Wu, Yung-Chun
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (02) : 157 - 159
  • [10] Numerical investigation and comparison with experimental characterisation of side gate p-type junctionless silicon transistor in pinch-off state
    Dehzangi, A.
    Larki, F.
    Hutagalung, S. D.
    Saion, E. B.
    Abdullah, A. M.
    Hamidon, M. N.
    Majlis, B. Y.
    Kakooei, S.
    Navaseri, M.
    Kharazmi, A.
    MICRO & NANO LETTERS, 2012, 7 (09) : 981 - 985