Design of Digital Window Comparators and their Implementation within Mixed-Signal DfT Schemes

被引:0
|
作者
Daniela De Venuto
Michael J. Ohletz
Bruno Riccò
机构
[1] Politecnico di Bari,Dipartimento di Elettrotecnica ed Elettronica—
[2] AMI Semiconductor,Mixed
[3] Università di Bologna,Signal Products
关键词
DfT; mixed-signal ASIC; window comparator; GO/NOGO test; signal level evaluation; characterisation;
D O I
暂无
中图分类号
学科分类号
摘要
An in detail design of digital window comparators is presented. This comparator can be used for the on-chip (and potentially on-line) response evaluation of analogue circuits. The analysis shows that if the design parameter β is in the order of 1 ... 0,36 for the NOR and 1 ... 2,8 for the NAND good results for the comparator can be achieved and the variation of the window position is limited to 5%. Parameter and temperature drifts are discussed along with results from characterisation. The results can be extended to deep-submicron technologies if the respective equations are used to derive the logical threshold and beta values. A simplified comparator is described that also allows the localisation of the evaluated signal. The conditions for the implementation of the window comparators into Design-for-Testability schemes are outlined. It is demonstrated that the digital window comparator can be implemented in the digital part of the mixed-signal integrated circuit.
引用
收藏
页码:157 / 168
页数:11
相关论文
共 50 条
  • [21] Mixed-signal design
    Ohr, Stephan
    Computer Design, 1995, 34 (07):
  • [22] Mixed-signal design
    Ohr, Stephan
    Computer Design, 1992, 31 (09):
  • [23] Mixed-signal design
    Comput Des, 8 (134):
  • [24] Mixed-signal design
    Ohr, Stephan
    Computer Design, 1992, 31 (12):
  • [25] Mixed-signal design
    Ohr, Stephan
    Computer Design, 1995, 34 (05):
  • [26] Mixed-signal design
    Comput Des, 3 (144):
  • [27] Mixed-signal design
    Ohr, Stephan
    Computer Design, 1992, 31 (06):
  • [28] Digital Analog Design: Enabling Mixed-Signal System Validation
    Lim, Byong Chan
    Mao, James
    Horowitz, Mark
    Jang, Ji-Eun
    Kim, Jaeha
    IEEE DESIGN & TEST, 2015, 32 (01) : 44 - 52
  • [29] A Methodology to Verify Digital IP's Within Mixed-Signal Systems
    Navaneetha, C. M.
    Breitenreiter, Anselm
    Ulbricht, Markus
    Krstic, Milos
    2018 IEEE 21ST INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2018, : 162 - 165
  • [30] Mixed-signal DFT for fully testable ASIC
    Reznicek, Frantisek
    2008 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, PROCEEDINGS, 2008, : 136 - 139