Mixed Mode VLSI Implementation of a Neural Associative Memory

被引:0
|
作者
Arne Heittmann
Ulrich Rückert
机构
[1] Corporate Research,Infineon Technologies
[2] University of Paderborn,Heinz Nixdorf Institute
关键词
associative memory; device precision; mixed mode; neural networks; static memory cell; ULSI;
D O I
暂无
中图分类号
学科分类号
摘要
A mixed mode digital/analog special purpose VLSI hardware implementation of an associative memory with neural architecture is presented. The memory concept is based on a matrix architecture with binary storage elements holding the connection weights. To enhance the processing speed analog circuit techniques are applied to implement the algorithm for the association. To keep the memory density as high as possible two design strategies are considered. First, the number of transistors per storage element is kept to a minimum. In this paper a circuit technique that uses a single 6-transistor cell for weight storage and analog signal processing is proposed. Second, the device precision has been chosen to a moderate level to save area as much as possible. Since device mismatch limits the performance of analog circuits, the impact of device precision on the circuit performance is explicitly discussed. It is shown that the device precision limits the number of rows activated in parallel. Since the input vector as well as the output vector are considered to be sparsely coded it is concluded, that even for large matrices the proposed circuit technique is appropriate and ultra large scale integration with a large number of connection weights is feasible.
引用
收藏
页码:159 / 172
页数:13
相关论文
共 50 条
  • [1] Mixed mode VLSI implementation of a neural associative memory
    Heittmann, A
    Ruckert, U
    PROCEEDINGS OF THE SEVENTH INTERNATIONAL CONFERENCE ON MICROELECTRONICS FOR NEURAL, FUZZY AND BIO-INSPIRED SYSTEMS, MICORNEURO'99, 1999, : 299 - 306
  • [2] Mixed mode VLSI implementation of a neural associative memory
    Heittmann, A
    Rückert, U
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2002, 30 (02) : 159 - 172
  • [3] An analog VLSI implementation of a morphological associative memory
    Stright, JR
    Coffield, PC
    Brooks, GW
    PARALLEL AND DISTRIBUTED METHODS FOR IMAGE PROCESSING II, 1998, 3452 : 14 - 22
  • [5] Mixed-mode VLSI implementation of Fuzzy ART
    Cohen, M
    Abshire, P
    Cauwenberghs, G
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : B251 - B254
  • [6] A VLSI Spiking Neural Network with Symmetric STDP and Associative Memory Operation
    Huayaney, Frank L. Maldonado
    Tanaka, Hideki
    Matsuo, Takayuki
    Morie, Takashi
    Aihara, Kazuyuki
    NEURAL INFORMATION PROCESSING, PT III, 2011, 7064 : 381 - +
  • [7] A mixed mode real-time VLSI implementation of a Shunting Inhibition Cellular Neural Network
    Bermak, A
    Bouzerdoum, A
    2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 715 - 723
  • [8] A mixed mode perceptron cell for VLSI neural networks
    Camboni, F
    Valle, M
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 377 - 380
  • [9] ON THE SYSTOLIC IMPLEMENTATION OF ASSOCIATIVE MEMORY ARTIFICIAL NEURAL NETWORKS
    MARGARITIS, KG
    PARALLEL COMPUTING, 1995, 21 (05) : 825 - 840
  • [10] VLSI IMPLEMENTATION OF AN ASSOCIATIVE CONTENT ADDRESSABLE MEMORY BASED ON HOPFIELD NETWORK MODEL
    Ionescu, Laurentiu Mihai
    Mazare, Alin Gheorghita
    Serban, Gheorghe
    2010 INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS), VOLS 1 AND 2, 2010, : 499 - 502