Improving Testability and Soft-Error Resilience through Retiming

被引:0
|
作者
Krishnaswamy, Smita [1 ]
Markov, Igor L. [2 ]
Hayes, John P. [2 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Rt 134, Yorktown Hts, NY 10598 USA
[2] Univ Michigan, Dept EECS, Ann Arbor, MI 41809 USA
关键词
Testability; Soft Errors; Retiming; RELIABILITY; UPSETS; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
State elements are increasingly vulnerable to soft errors due to their decreasing size, and the fact that latched errors cannot be completely eliminated by electrical or timing masking. Most prior methods of reducing the soft-error rate (SER) involve combinational redesign, which tends to add area and decrease testability, the latter a concern due to the prevalence of manufacturing defects. Our work explores the fundamental relations between the SER of sequential circuits and their testability in scan mode, and appears to be the first to improve both through retiming. Our retiming methodology relocates registers so that 1) registers become less observable with respect to primary outputs, thereby decreasing overall SER, and 2) combinational nodes become more observable with respect to registers (but not with respect to primary outputs), thereby increasing scan-testability. We present experimental results which show an average decrease of 42% in the SER of latches, and an average improvement of 31% random-pattern testability.
引用
收藏
页码:508 / +
页数:2
相关论文
共 50 条
  • [21] Modeling Soft-Error Reliability Under Variability
    Balakrishnan, Aneesh
    Medeiros, Guilherme Cardoso
    Gursoy, Cemil Cem
    Hamdioui, Said
    Jenihhin, Maksim
    Alexandrescu, Dan
    [J]. 34TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT 2021), 2021,
  • [22] Soft-error reliable architecture for future microprocessors
    Gopalakrishnan, Shoba
    Singh, Virendra
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2019, 13 (03): : 233 - 242
  • [23] An Improved Soft-Error Rate Measurement Technique
    Sanyal, Alodeep
    Ganeshpure, Kunal
    Kundu, Sandip
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (04) : 596 - 600
  • [24] IMPROVEMENT OF SOFT-ERROR RATE IN MOS SRAMS
    MURAKAMI, S
    ICHINOSE, K
    ANAMI, K
    KAYANO, S
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (04) : 869 - 873
  • [25] A Delay-Adjustable, Self-Testable Flip-Flop for Soft-Error Tolerability and Delay-Fault Testability
    Lin, Dave Y-W
    Wen, Charles H-P
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2021, 26 (06)
  • [26] A Quatro-Based 65-nm Flip-Flop Circuit for Soft-Error Resilience
    Li, Y. -Q.
    Wang, H. -B.
    Liu, R.
    Chen, L.
    Nofal, I.
    Shi, S. -T.
    He, A. -L
    Guo, G.
    Baeg, S. H.
    Wen, S. -J.
    Wong, R.
    Chen, M.
    Wu, Q.
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (06) : 1554 - 1561
  • [27] Declarative Resilience: A Holistic Soft-Error Resilient Multicore Architecture that Trades off Program Accuracy for Efficiency
    Omar, Hamza
    Shi, Qingchuan
    Ahmad, Masab
    Dogan, Halit
    Khan, Omer
    [J]. ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2018, 17 (04)
  • [28] Compensate or Ignore? Meeting Control Robustness Requirements through Adaptive Soft-Error Handling
    Chen, Kuan-Hsun
    Boenninghoff, Bjoern
    Chen, Jian-Jia
    Marwedel, Peter
    [J]. ACM SIGPLAN NOTICES, 2016, 51 (05) : 82 - 91
  • [29] A Soft-Error Mitigated Microprocessor With Software Controlled Error Reporting and Recovery
    Farnsworth, Chad
    Clark, Lawrence T.
    Gogulamudi, Anudeep R.
    Vashishtha, Vinay
    Gujja, Aditya
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (04) : 2241 - 2249
  • [30] Modeling and optimization for soft-error reliability of sequential circuits
    Miskov-Zivanov, Natasa
    Marculescu, Diana
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (05) : 803 - 816