High-speed Energy-efficient 5:2 Compressor

被引:0
|
作者
Najafi, Ardalan [1 ]
Timarchi, Somayeh [1 ]
Najafi, Amir [2 ]
机构
[1] Shahid Beheshti Univ, Dept Elect & Comp Engn, Tehran, Iran
[2] Islamic Azad Univ, Qazvin Branch, Dep Elect Comp & Biomed Engn, Qazvin, Iran
关键词
5:2 compressor; multiplier; high-performance arithmetic circuit; low-power design; DESIGN; CMOS; 16-BIT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multipliers are important components that dictate the overall arithmetic circuits' performance. The most critical components of multipliers are compressors. In this paper, a new 5: 2 compressor architecture based on changing some internal equations is proposed. In addition, using an efficient full-adder (FA) block is considered to have a high-speed compressor. The number of transistors in the proposed design is less than the best existing 5: 2 compressor architectures. Three 5: 2 compressors are considered for comparison. The proposed architecture is compared with the best existing designs presented in the state-of-the-art literature in terms of power, delay and area. Architectures are simulated in 90-nm CMOS technology under 1 V supply voltage. The simulation results show that the proposed compressor improves power and delay by 24.59% and 18.54% respectively, compared to two of the best existing architectures. In addition, voltage scaling and temperature analysis show that the proposed architecture outperforms the other designs from power-delay product (PDP) point of view in comparison to the aforementioned designs.
引用
收藏
页码:80 / 84
页数:5
相关论文
共 50 条
  • [21] Energy-Efficient, QoS-Aware Packet Scheduling in High-Speed Networks
    Yu, Qun
    Znati, Taieb
    Yang, Wang
    [J]. IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2015, 33 (12) : 2789 - 2800
  • [22] Energy-Efficient and Temperature- Stable High-Speed VCSELs for Optical Interconnects
    Wolf, Philip
    Moser, Philip
    Larisch, Gunter
    Hofmann, Werner
    Li, Hui
    Lott, James A.
    Lu, Chien-Yao
    Chuang, Shun L.
    Bimberg, Dieter
    [J]. 2013 15TH INTERNATIONAL CONFERENCE ON TRANSPARENT OPTICAL NETWORKS (ICTON 2013), 2013,
  • [23] An Energy-efficient and High-speed Dynamic Comparator for Low-noise Applications
    Bibhudutta Satapathy
    Amandeep Kaur
    [J]. Circuits, Systems, and Signal Processing, 2023, 42 : 5108 - 5120
  • [24] Energy-efficient High-speed Links Using BER-optimal ADCs
    Lin, Yingyan
    Xu, Aolin
    Shanbhag, Naresh
    Singer, Andrew
    [J]. 2011 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2011,
  • [25] A High-Speed Energy-Efficient Segmented Prequantize and Bypass DAC for SAR ADCs
    Wang, Xiaoyang
    Zhou, Xiong
    Li, Qiang
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (08) : 756 - 760
  • [26] High-speed and energy-efficient asynchronous carry look-ahead adder
    Balasubramanian, Padmanabhan
    Liu, Weichen
    [J]. PLOS ONE, 2023, 18 (10):
  • [27] High-speed and energy-efficient subthreshold level converter for wider voltage conversion
    ArulKarthick, V. J.
    Rajendran, Selvakumar
    Chakrapani, Arvind
    Kannan, Srihari
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 110 (03) : 583 - 594
  • [28] Design of Energy-Efficient High-Speed Links via Forward Error Correction
    Narasimha, Rajan
    Shanbhag, Naresh
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (05) : 359 - 363
  • [29] High-speed and energy-efficient subthreshold level converter for wider voltage conversion
    V. J. ArulKarthick
    Selvakumar Rajendran
    Arvind Chakrapani
    Srihari Kannan
    [J]. Analog Integrated Circuits and Signal Processing, 2022, 110 : 583 - 594
  • [30] High-speed and energy-efficient biped locomotion based on Virtual Slope Walking
    Hao Dong
    Mingguo Zhao
    Naiyao Zhang
    [J]. Autonomous Robots, 2011, 30 : 199 - 216