Design and Analysis of Gate Engineered Gate-All-Around (GAA) Charge Plasma Nanowire Field Effect Transistor

被引:3
|
作者
Solay, Leo Raj [1 ]
Kumar, Pradeep [1 ]
Amin, Intekhab [2 ]
Anand, Sunny [1 ]
机构
[1] Amity Univ, ASET, Dept ECE, Noida, Uttar Pradesh, India
[2] Jamia Millia Islamia, New Delhi, India
关键词
Nanowire; Charge Plasma; Gate Engineering; Gate All Around and Nanowire Field Effect Transistor; DUAL-MATERIAL; IMPACT;
D O I
10.1109/I2CT51068.2021.9417999
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The reported work shows the effect of gate engineering techniques upon Gate All Around (GAA)- Charge Plasma (CP)- Nanowire FET. The proposed architecture includes both dual material gate (DMG) and Gate stacking (GS) techniques making it a GAA - Dual Material Gate (DMG) - Gate Stack (GS) - CP-NWFET device for better electrostatic control over the channel. As it is a charge plasma device, a proper common work function is used for n+ source/drain electrode to minimize the threshold voltage fluctuations. Gate stacking (SiO2 + High-k) helps in increment of transfer characteristics of the device. A comparison is made in between GAA-CP-NWFET, GAA-GS-CP-NWFET, GAA-DMG-CP-NWFET and GAA-DMG-GS-CP-NWFET devices. The analog parameters are analysed for all the four devices and a comparison is made with GAA-DMG-GS-CP-NWFET device. With the proven advantage of gate all around structures, a better controllability over gate is already exists. Addition of these gate techniques, an improved performance is recorded for the proposed GAA device. The GAA-DMG-GS-CP-NWFET device has shown low OFF-state current and high ON-state current proving its ability with incorporating gate engineering techniques for the future nanoscale regimes.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] A Simulation Study of a Gate-All-Around Nanowire Transistor with a Core-Insulator
    Zhang, Yannan
    Han, Ke
    Li, Jiawei
    [J]. MICROMACHINES, 2020, 11 (02)
  • [42] Joule Heating to Enhance the Performance of a Gate-All-Around Silicon Nanowire Transistor
    Jeon, Chang-Hoon
    Park, Jun-Young
    Seol, Myeong-Lok
    Moon, Dong-Il
    Hur, Jae
    Bae, Hagyoul
    Jeon, Seung-Bae
    Choi, Yang-Kyu
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (06) : 2288 - 2292
  • [43] Germanium v/s Silicon Gate-All-Around Junctionless Nanowire Transistor
    Kumar, Pankaj
    Singh, Sangeeta
    Singh, Neelesh Pratap
    Modi, Bharti
    Gupta, Neelesh
    [J]. 2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [44] Design and Investigation of Silicon Gate-All-Around Junctionless Field-Effect Transistor Using a Step Thickness Gate Oxide
    Zhang, Wenlun
    Wang, Baokang
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2021, E104C (08) : 379 - 385
  • [45] Modeling and analysis of gate-all-around silicon nanowire FET
    Chen, Xiangchen
    Tan, Cher Ming
    [J]. MICROELECTRONICS RELIABILITY, 2014, 54 (6-7) : 1103 - 1108
  • [46] Multiphysics Analysis of Heat Transfer in Gate All Around (GAA) Silicon Nanowire Transistor: Material Perspective
    Chatterjee, Neel
    Pandey, Sujata
    [J]. RECENT TRENDS IN MATERIALS AND DEVICES, ICRTMD 2015, 2017, 178 : 49 - 55
  • [47] GIDL analysis of the process variation effect in gate-all-around nanowire FET
    Kim, Shinkeun
    Seo, Youngsoo
    Lee, Jangkyu
    Kang, Myounggon
    Shin, Hyungcheol
    [J]. SOLID-STATE ELECTRONICS, 2018, 140 : 59 - 63
  • [48] Characteristic of p-Type Junctionless Gate-All-Around Nanowire Transistor and Sensitivity Analysis
    Han, Ming-Hung
    Chang, Chun-Yen
    Jhan, Yi-Ruei
    Wu, Jia-Jiun
    Chen, Hung-Bin
    Cheng, Ya-Chi
    Wu, Yung-Chun
    [J]. IEEE ELECTRON DEVICE LETTERS, 2013, 34 (02) : 157 - 159
  • [49] Analysis of gate-induced drain leakage in gate-all-around nanowire transistors
    Yabin Sun
    Yaxin Tang
    Xiaojin Li
    Yanling Shi
    Teng Wang
    Jun Xu
    Ziyu Liu
    [J]. Journal of Computational Electronics, 2020, 19 : 1463 - 1470
  • [50] Analysis of gate-induced drain leakage in gate-all-around nanowire transistors
    Sun, Yabin
    Tang, Yaxin
    Li, Xiaojin
    Shi, Yanling
    Wang, Teng
    Xu, Jun
    Liu, Ziyu
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (04) : 1463 - 1470