Bit-Labeling and Page Capacities of TLC Non-Volatile Flash Memories

被引:2
|
作者
Thiers, Johann-Philipp [1 ]
Bailon, Daniel Nicolas [1 ]
Freudenberger, Jurgen [1 ]
机构
[1] Univ Appl Sci, Inst Syst Dynam, HTWG Konstanz, Constance, Germany
关键词
CODES;
D O I
10.1109/ICCE-Berlin50680.2020.9352190
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The reliability of flash memories suffers from various error causes. Program/erase cycles, read disturb, and cell to cell interference impact the threshold voltages and cause bit errors during the read process. Hence, error correction is required to ensure reliable data storage. In this work, we investigate the bit-labeling of triple level cell (TLC) memories. This labeling determines the page capacities and the latency of the read process. The page capacity defines the redundancy that is required for error correction coding. Typically, Gray codes are used to encode the cell state such that the codes of adjacent states differ in a single digit. These Gray codes minimize the latency for random access reads but cannot balance the page capacities. Based on measured voltage distributions, we investigate the page capacities and propose a labeling that provides a better rate balancing than Gray labeling.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Magnetic nanostructures for non-volatile memories
    Soltys, J.
    Gazi, S.
    Fedor, J.
    Tobik, J.
    Precner, M.
    Cambel, V.
    [J]. MICROELECTRONIC ENGINEERING, 2013, 110 : 474 - 478
  • [22] Raising the bar in non-volatile memories?
    Mehta, Rupal
    [J]. MATERIALS WORLD, 2009, 17 (09) : 8 - 8
  • [23] Gray counters for non-volatile memories
    Kulandai, Arockia David Roy
    Rose, John
    Schwarz, Thomas
    [J]. Memories - Materials, Devices, Circuits and Systems, 2022, 2
  • [24] Captopril: Reducing the Pressure of Bit Flips on Hot Locations in Non-Volatile Main Memories
    Jalili, Majid
    Sarbazi-Azad, Hamid
    [J]. PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 1116 - 1119
  • [25] Non-volatile and Flash memory developments
    Neale, R
    [J]. ELECTRONIC ENGINEERING, 2001, 73 (898): : 11 - +
  • [26] Towards Write-Activity-Aware Page Table Management for Non-volatile Main Memories
    Wang, Tianzheng
    Liu, Duo
    Wang, Yi
    Shao, Zili
    [J]. ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2015, 14 (02) : 34
  • [27] Non-volatile Memory Page Allocation Mechanism
    Xiong, Anping
    Bai, Weibi
    Long, Linbo
    Jiang, Yi
    [J]. 2020 6TH INTERNATIONAL CONFERENCE ON CONTROL, AUTOMATION AND ROBOTICS (ICCAR), 2020, : 21 - 26
  • [28] Chalcogenide materials and their application to Non-Volatile Memories
    Sousa, Veronique
    [J]. MICROELECTRONIC ENGINEERING, 2011, 88 (05) : 807 - 813
  • [29] Test and Reliability of Emerging Non-Volatile Memories
    Hamdioui, Said
    Pouyan, Peyman
    Li, Huawei
    Wang, Ying
    Raychowdhur, Arijit
    Yoon, Insik
    [J]. 2017 IEEE 26TH ASIAN TEST SYMPOSIUM (ATS), 2017, : 170 - 178
  • [30] Channel Coding Methods for Non-Volatile Memories
    Dolecek, Lara
    Sala, Frederic
    [J]. FOUNDATIONS AND TRENDS IN COMMUNICATIONS AND INFORMATION THEORY, 2016, 13 (01): : 2 - +