A pseudo-random testing scheme for analog integrated circuits using artificial neural network model-based observers

被引:0
|
作者
Kabisatpathy, P [1 ]
Barua, A [1 ]
Sinha, S [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Kharagpur 721302, W Bengal, India
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents a simple and very efficient testing strategy for fault diagnosis of analog integrated circuits. The methodology is based on a technique of using a pseudorandom noise as the test pattern and a model-based observer for fast and robust testing and fault diagnosis. By incorporating device-level faults the efficiency is illustrated for stand-alone as well as embedded operational amplifiers as examples. The simulation results obtained are very encouraging. The technique can be viewed as a built-in self-test along with a design for testability scheme that dramatically improves the fault coverage and can be implemented for both on-line and off-line depending on the need of the application and silicon area overhead. Its main advantages are: a universal input stimulus (white noise) is used and thus test generation can be avoided, good and faulty signatures for high quality testing can be easily constructed and testing cost can be minimized, the technique is very efficient and robust, and the scheme can be well suited for built-in self-test implementation.
引用
收藏
页码:465 / 468
页数:4
相关论文
共 50 条
  • [1] Artificial neural-network model-based observers
    Kabisatpathy, P
    Barua, A
    Sinha, S
    [J]. IEEE CIRCUITS & DEVICES, 2005, 21 (04): : 18 - 26
  • [2] Model-based test for analog integrated circuits
    Barford, Lee
    Tufillaro, Nick
    Jefferson, Stan
    Khoche, Ajay
    [J]. 2007 IEEE INSTRUMENTATION & MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-5, 2007, : 393 - +
  • [3] A Chaotic Neural Network Based Cryptographic Pseudo-Random Sequence Design
    Singla, Prateek
    Sachdeva, Payal
    Ahmad, Musheer
    [J]. 2014 FOURTH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION TECHNOLOGIES (ACCT 2014), 2014, : 301 - 306
  • [4] Design and validation of an artificial neural network based on analog circuits
    Fikret Başar Gencer
    Xhesila Xhafa
    Benan Beril İnam
    Mustafa Berke Yelten
    [J]. Analog Integrated Circuits and Signal Processing, 2021, 106 : 475 - 483
  • [5] Design and validation of an artificial neural network based on analog circuits
    Gencer, Fikret Basar
    Xhafa, Xhesila
    Inam, Benan Beril
    Yelten, Mustafa Berke
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 106 (03) : 475 - 483
  • [6] Chaotic Neural Network Based Pseudo-Random Sequence Generator for Cryptographic Applications
    Lokesh, S.
    Kounte, Manjunath R.
    [J]. PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON APPLIED AND THEORETICAL COMPUTING AND COMMUNICATION TECHNOLOGY (ICATCCT), 2015, : 1 - 5
  • [7] Classification of Defective Analog Integrated Circuits Using Artificial Neural Networks
    V. Stopjaková
    P. Malošek
    D. Mičušík
    M. Matej
    M. Margala
    [J]. Journal of Electronic Testing, 2004, 20 : 25 - 37
  • [8] Classification of defective analog integrated circuits using artificial neural networks
    Stopjaková, V
    Malosek, P
    Micusík, D
    Matej, M
    Margala, M
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2004, 20 (01): : 25 - 37
  • [9] Hybrid BIST based on weighted pseudo-random testing: A new test resource partitioning scheme
    Jas, A
    Krishna, CV
    Touba, NA
    [J]. 19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 2 - 8
  • [10] Neural-Network-Based Pseudo-Random Number Generator Evaluation Tool for Stream Ciphers
    Kimura, Hayato
    Isobe, Takanori
    Ohigashi, Toshihiro
    [J]. 2019 SEVENTH INTERNATIONAL SYMPOSIUM ON COMPUTING AND NETWORKING WORKSHOPS (CANDARW 2019), 2019, : 333 - 338