The noise behaviour of a DQPSK demodulator employing a PLL

被引:0
|
作者
Laute, A [1 ]
机构
[1] Thesys GMBH, Device Characterizat Lab, D-99097 Erfurt, Germany
来源
关键词
D O I
10.1002/ett.4460080609
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
This paper deals with the noise analysis of a special type of differential quadrature phase shift keying (QPSK) demodulator. The general principle of operation of this demodulator is discussed in a previous publication. The underlying assumptions are as follows: 1) the noise at the output of the phase-locked loop (PLL), which is part of the demodulator, can be regarded as Gaussian-distributed, 2) the four possible phase transitions of a QPSK modulated signal are equally likely and 3) the signal processing circuit following the demodulator allows perfect synchronization by means of the output symbol streams. The theoretical approach makes use of a generalized Taylor series representation that yields the output signal of a noise-corrupted PLL. The known probabilities of error for the individual PLL output impulses allows the demodulator's symbol error rates to be determined. In order to verify the theoretical results, a hardware implementation intended for the reception with an intermediate frequency of 479.5 MHz was realized. The measurements performed on this setup are then compared with theory.
引用
收藏
页码:623 / 627
页数:5
相关论文
共 50 条
  • [1] A Switchable Demodulator for Both DPSK and DQPSK Formats
    Zhang, Di
    Liu, Wen
    Chen, Long
    Hu, Qianggao
    Xue, Zhenfeng
    PASSIVE COMPONENTS AND FIBER-BASED DEVICES VII, 2011, 7986
  • [2] Large Bandwidth, Phase tunable DQPSK demodulator
    Gao, Ying
    Yanqiao, Xie
    He, Sailing
    2009 14TH OPTOELECTRONICS AND COMMUNICATIONS CONFERENCE (OECC 2009), 2009, : 658 - 659
  • [3] Design of DQPSK Demodulator for Implantable Biomedical Devices
    Garg, Vaibhav
    Kandpal, Kavindra
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (11)
  • [4] PLL forms simple MSK demodulator
    Napier, T
    EDN, 1998, 43 (26) : 102 - +
  • [5] RESPONSE OF PLL DEMODULATOR BY 2 SINUSOIDAL INPUTS
    OIE, T
    IRITANI, T
    KAWAKAMI, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1994, E77A (11) : 1771 - 1776
  • [6] APA: A design for PLL based demodulator circuits
    Spanoche, SA
    Popescu, EM
    CAS '96 PROCEEDINGS - 1996 INTERNATIONAL SEMICONDUCTOR CONFERENCE, 19TH EDITION, VOLS 1 AND 2, 1996, : 565 - 568
  • [7] Design of Opto-Mechanical Tunable Silicon DQPSK Demodulator
    Li, Xuhui
    Wang, Jian
    Gui, Chengcheng
    Long, Yun
    Zhu, Long
    2013 IEEE PHOTONICS CONFERENCE (IPC), 2013, : 456 - 457
  • [8] A PLL Based FSK Demodulator With Auxiliary Path
    Delshadpour, Siamak
    Geng, Michael
    2020 IEEE 11TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2020,
  • [9] PLL FM demodulator performance under Gaussian modulation
    Hasan, P
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1998, 46 (04) : 437 - 440
  • [10] A PERFORMANCE ANALYSIS OF A DIGITAL PLL BASED MPSK DEMODULATOR
    FITZ, MP
    CRAMER, RJM
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1995, 43 (2-4) : 1192 - 1201