Simulation in low-power embedded processor design

被引:0
|
作者
Yoshida, Y [1 ]
Onoye, T [1 ]
Shirakawa, I [1 ]
Kubo, N [1 ]
机构
[1] Osaka Univ, Dept Informat Syst Engn, Suita, Osaka 565, Japan
关键词
low-power; embedded processor; VLSI; compression; computer-aided design;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
A low-power architecture and a simulation environment for its power consumption are proposed dedicatedly for embedded processors. The low-power consumption of the embedded processor can be achieved by means of an object code compression approach. This approach unifies duplicated instructions existing in an embedded program and assigns a compressed object code to such an instruction. An instruction decompresser is constructed so as to generate an object code from each compressed object code (pseudo code) input. A single-chip implementation of this decompresser together with a processor core can effectively reduce the bandwidth required for the I/O interface. To demonstrate the practicability of the proposed approach, a number of simulations are experimentally applied to an embedded processor ARM610, which attain 62.5% code compression, and hence 42.3% of the power consumption of instruction memory can be reduced.
引用
下载
收藏
页码:557 / 561
页数:3
相关论文
共 50 条
  • [1] Low-Power Embedded Processor Design Using Branch Direction
    Park, Gi-Ho
    Park, Jung-Wook
    Jung, Gunok
    Kim, Shin-Dug
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (12) : 3180 - 3181
  • [2] Method to Design Low-power Embedded Processor for Wireless Endoscope
    Xu Xinfeng
    Hei Yong
    2009 3RD INTERNATIONAL CONFERENCE ON BIOINFORMATICS AND BIOMEDICAL ENGINEERING, VOLS 1-11, 2009, : 1284 - 1287
  • [3] Low-power consumption architecture for embedded processor
    Yoshida, Y
    Song, BY
    Okuhata, H
    Onoye, T
    Shirakawa, I
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 77 - 80
  • [4] Towards Low-Power Embedded Vector Processor
    Stanic, Milan
    Palomar, Oscar
    Hayes, Timothy
    Ratkovic, Ivan
    Unsal, Osman
    Cristal, Adrian
    PROCEEDINGS OF THE ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS (CF'16), 2016, : 339 - 342
  • [5] Design of a low-power embedded processor architecture using asynchronous function units
    Li, Yong
    Wang, Zhiying
    Zhao, Xuemi
    Ruan, Jian
    Dai, Kui
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2007, 4697 : 354 - +
  • [6] Embedded Low-Power Processor for Personalized Stress Detection
    Attaran, Nasrin
    Puranik, Abhilash
    Brooks, Justin
    Mohsenin, Tinoosh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (12) : 2032 - 2036
  • [7] Low-power methodology and design techniques for processor design
    Australian Electronics Engineering, 1999, 32 (01):
  • [8] Cell processor low-power design methodology
    Stasiak, D
    Chaudhry, R
    Cox, D
    Posluszny, S
    Warnock, J
    Weitzel, S
    Wendel, D
    Wang, M
    IEEE MICRO, 2005, 25 (06) : 71 - 78
  • [9] Low-Power Pipelined MIPS Processor Design
    Gautham, P.
    Parthasarathy, R.
    Balasubramanian, Karthi
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 232 - 235
  • [10] Low-power design for embedded processors
    Moyer, B
    PROCEEDINGS OF THE IEEE, 2001, 89 (11) : 1576 - 1587