3D Stacking By Hybrid Bonding with Low Temperature Solder

被引:5
|
作者
Myo, Paing [1 ]
Chong, Ser Choong [1 ]
Xie, Ling [1 ]
Ho, Soon Wee [1 ]
Toh, Wai Hong See [1 ]
Chai, Tai Chong [1 ]
机构
[1] ASTAR, Inst Microelect, 11 Sci Pk Rd,Singapore Sci Pk 2, Singapore 117685, Singapore
关键词
TECHNOLOGY;
D O I
10.1109/EPTC.2010.5702641
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three dimensional (3D) IC integration technologies have become essential as the market demands for product with low power consumption, multi functions, smaller size and faster response have been increasing. 3D stacking with conventional high melting temperature solders such as SnAg and Sn may induce high thermal stress to the package. In this paper, chip to chip 3D stacking using no flow underfill material and low temperature solder is demonstrated. The stacking of 100 mu m thin chips with 7mmx7mm size onto 350 mu m thin substrate with 10mmx10mm size at 100 mu m bump pitch was developed. Indium base solder was used to allow low temperature (< 200 degrees C) integration. Two types of underfill material were evaluated in terms of their shear strength and interfacial quality through C-SAM results before and after reliability test. Optimization of dispensing process parameters has been performed. The effect of bonding process parameters such as temperature, force and time on bonding strength has been analyzed by design of experiment (DOE) study and optimal bonding condition has been achieved. Quality of solder joints was assessed in terms of shear strength, microstructure and compositional observations of by means of X-Ray inspection, destructive shear test, cross-section analysis and scanning electron microscope (SEM).
引用
收藏
页码:246 / 250
页数:5
相关论文
共 50 条
  • [1] Low Temperature Hybrid Wafer Bonding for 3D Integration
    Damian, A. A.
    Poelma, R. H.
    van Zeijl, H. W.
    Zhang, G. Q.
    2013 14TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2013,
  • [2] Materials, processing and reliability of low temperature bonding in 3D chip stacking
    Zhang, Liang
    Liu, Zhi-quan
    Chen, Sinn-Wen
    Wang, Yao-dong
    Long, Wei-Min
    Guo, Yong-huan
    Wang, Song-quan
    Ye, Guo
    Liu, Wen-yi
    JOURNAL OF ALLOYS AND COMPOUNDS, 2018, 750 : 980 - 995
  • [3] Low Temperature Bonding for 3D
    Suga, Tadatomo
    2014 4TH IEEE INTERNATIONAL WORKSHOP ON LOW TEMPERATURE BONDING FOR 3D INTEGRATION (LTB-3D), 2014, : 1 - 1
  • [4] Development of Novel Intermetallic Joints using Thin Film Indium Based Solder by Low Temperature Bonding Technology for 3D IC Stacking
    Choi, Won Kyoung
    Premachandran, C. S.
    Chiew, Ong Siong
    Ling, Xie
    Ebin, Liao
    Khairyanto, Ahmad
    Ratmin, Bin
    Chen, Kelvin
    Sheng, Wei
    Thaw, Phyo Phyo
    Lau, John H.
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 333 - 338
  • [5] Electrically Yielding Collective Hybrid Bonding for 3D Stacking of ICs
    Jourdain, Anne
    Soussan, Philippe
    Swinnen, Bart
    Beyne, Eric
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 11 - 13
  • [6] Low Temperature Direct Bonding 3D Stacking Technologies for High Density Device Integration
    Di Cioccio, L.
    Radu, I.
    Gaudin, G.
    Lacave, T.
    Baudin, F.
    Sadaka, M.
    Signamarcheix, T.
    ULSI PROCESS INTEGRATION 8, 2013, 58 (09): : 17 - 28
  • [7] Electrodeposition of Indium for Low Temperature 3D Stacking
    Inoue, Fumihiro
    Park, Kimoon
    Derakhshandeh, Jaber
    Yoo, Bongyoung
    2021 7TH INTERNATIONAL WORKSHOP ON LOW TEMPERATURE BONDING FOR 3D INTEGRATION (LTB-3D), 2021, : 31 - 31
  • [8] Die to Wafer Stacking with Low Temperature Hybrid Bonding
    Gao, Guilian
    Workman, Thomas
    Uzoh, Cyprian
    Bang, K. M.
    Mirkarimi, Laura
    Theil, Jeremy
    Suwito, Dominik
    Katkar, Rajesh
    Fountain, Gill
    Guevara, Gabe
    Lee, Bongsub
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 589 - 594
  • [9] Design, Simulation and Process Optimization of AuInSn Low Temperature TLP bonding for 3D IC Stacking
    Xie, Ling
    Choi, Won Kyoung
    Premachandran, C. S.
    Selvanayagam, Cheryl S.
    Bai, Ke Wu
    Zeng, Ying Zhi
    Ong, Siong Chiew
    Liao, Ebin
    Khairyanto, Ahmad
    Sekhar, V. N.
    Thew, Serene
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 279 - 284
  • [10] Cu-Cu Hybrid Bonding as Option for 3D IC Stacking
    Hu, Y. H.
    Liu, C. S.
    Lii, M. J.
    Rebibis, K. J.
    Jourdain, A.
    La Manna, A.
    Beyne, E.
    Yu, C. H.
    2012 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2012,