Embedded chip build-up in a wafer-level packaging environment

被引:1
|
作者
Bauer, C. E. [1 ]
Neuhaus, H. J. [1 ]
机构
[1] TechLead Corp, Evergreen, CO USA
关键词
D O I
10.1109/ECTC.2007.373964
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Embedded Chip Build-Up technology maintains compatibility with both printed circuit panel and wafer-level packaging infrastructures. In this paper the authors present a detailed infrastructure and cost trade off analysis of embedded chip packaging of microprocessors in these two environments. Packaging cost reported consists of the following elements: Dielectric, Metallization, Patterning, Via Formation, Assembly and other cost additions. The analysis identifies two distinct sources of yield loss: defective chips and build-up interconnect fabrication defects. While the losses due to defective chips remain independent of the packaging environment, build-up interconnect yield losses are strongly influenced by the type of equipment employed as well as the feature sizes of the design.
引用
收藏
页码:1308 / +
页数:2
相关论文
共 50 条
  • [41] Photoresist development for wafer-level packaging process
    Irie, Makiko
    Tachi, Toshiaki
    Sawano, Atushi
    2017 IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM), 2017, : 238 - 239
  • [42] Wafer-level packaging technology for IOGbps TOSAs
    Sherrer, DW
    Brese, N
    Fisher, J
    Gaebe, C
    Heiks, NA
    Getz, J
    Rasnake, J
    Simon, ES
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 1325 - 1332
  • [43] An innovative approach to wafer-level MEMS packaging
    Teomim, D
    Badihi, A
    Zilber, G
    SOLID STATE TECHNOLOGY, 2002, 45 (01) : 57 - +
  • [44] MMIC compatible wafer-level packaging technology
    Chang-Chien, P.
    Zeng, X.
    Tornquist, K.
    Nishimoto, M.
    Battung, M.
    Chung, Y.
    Yang, J.
    Farkas, D.
    Yajima, M.
    Cheung, C.
    Luo, K.
    Eaves, D.
    Lee, J.
    Uyeda, J.
    Duan, D.
    Fordham, O.
    Chung, T.
    Sandhu, R.
    Tsai, R.
    2007 INTERNATIONAL CONFERENCE ON INDIUM PHOSPHIDE AND RELATED MATERIALS, CONFERENCE PROCEEDINGS, 2007, : 14 - 17
  • [45] A new wafer level TSV build-up stacking using oxide bonding
    Kim, Sun-Rak
    Song, Jun-Yeob
    Lee, Seung S.
    Lee, Jae Hak
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2013, 23 (06)
  • [46] A New Wafer-Level Packaging Technology for MEMS with Hermetic Micro-Environment
    Chanchani, Rajen
    Nordquist, Christopher D.
    Olsson, Roy H., III
    Peterson, Tracy
    Shul, Randy
    Ahlers, Catalina
    Plut, Thomas A.
    Patrizi, Gary A.
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 1604 - 1609
  • [47] CMOS Image Sensor Wafer-level Packaging
    Matthias, Thorsten
    Kreindl, Gerald
    Dragoi, Viorel
    Wimplinger, Markus
    Lindner, Paul
    2011 12TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY AND HIGH DENSITY PACKAGING (ICEPT-HDP), 2011, : 1 - 6
  • [48] MEMS wafer-level packaging with conductive vias and wafer bonding
    Yun, C. H.
    Martin, J. R.
    Chen, T.
    Davis, D.
    TRANSDUCERS '07 & EUROSENSORS XXI, DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007,
  • [49] Wafer-level chip-scale packaging for low-end RF products
    Bartek, M
    Zilber, B
    Teomin, D
    Polyakov, A
    Sinaga, S
    Mendes, PM
    Burghartz, JN
    2004 Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems, Digest of Papers, 2004, : 41 - 44
  • [50] Self-adaptive phosphor coating technology for wafer-level scale chip packaging
    周琳淞
    饶海波
    王伟
    万贤龙
    廖骏源
    王雪梅
    周炟
    雷巧林
    Journal of Semiconductors, 2013, 34 (05) : 96 - 99