A bit-serial approximate min-sum LDPC decoder and FPGA implementation

被引:0
|
作者
Darabiha, Ahmad [1 ]
Carusone, Anthony Chan [1 ]
Kschischang, Frank R. [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, 100 Coll St, Toronto, ON M4X 1K9, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a bit-serial LDPC decoding scheme to reduce interconnect complexity in fully-parallel low-density parity-check decoders. Bit-serial decoding also facilitates efficient implementation of wordlength-programmable LDPC decoding which is essential for gear shift decoding. To simplify the implementation of bit-serial decoding we propose a new approximation to the check update function in the min-sum decoding algorithm. The new check update rule computes only the absolute minimum and applies a correction to outgoing messages if required.. We present a 650-Mbps bit-serial (480, 355) P-S-based LDPC decoder implemented on a single Altera Stratix EP1S80 FPGA device. To our knowledge, this is the fastest FPGA-based LDPC decoder reported in the literature.
引用
收藏
页码:149 / +
页数:2
相关论文
共 50 条
  • [1] A 3.3-Gbps bit-serial block-interlaced min-sum LDPC decoder in 0.13-μm CMOS
    Darabiha, Ahmad
    Carusone, Anthony Chan
    Kschischang, Frank R.
    [J]. PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 459 - 462
  • [2] Memory Efficient Implementation of Self-Corrected Min-Sum LDPC Decoder
    Boncalo, Oana
    Amaricai, Alexandru
    Savin, Valentin
    [J]. 2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 295 - 298
  • [3] Approximate Algorithms for Identifying Minima on Min-Sum LDPC Decoders and Their Hardware Implementation
    Tsatsaragkos, Ioannis
    Paliouras, Vassilis
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (08) : 766 - 770
  • [4] Implementation of LDPC Decoder in DVB-S2 Using Min-Sum Algorithm
    Jeong, Haeseong
    Kim, Jong Tae
    [J]. ICHIT 2008: INTERNATIONAL CONFERENCE ON CONVERGENCE AND HYBRID INFORMATION TECHNOLOGY, PROCEEDINGS, 2008, : 359 - 362
  • [5] FPGA Design of High Throughput LDPC Decoder based on Imprecise Offset Min-Sum Decoding
    Truong Nguyen-Ly
    Le, Khoa
    Ghaffari, F.
    Amaricai, A.
    Boncalo, O.
    Savin, V.
    Declercq, D.
    [J]. 2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [6] Adaptive quantization in min-sum based irregular LDPC decoder
    Kim, Sangmin
    Sobelman, Gerald E.
    Lee, Hanho
    [J]. PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 536 - +
  • [7] A Relaxed Min-Sum LDPC Decoder With Simplified Check Nodes
    Hemati, Saied
    Leduc-Primeau, Francois
    Gross, Warren J.
    [J]. IEEE COMMUNICATIONS LETTERS, 2016, 20 (03) : 422 - 425
  • [8] An Enhanced Offset Min-Sum decoder for 50 LDPC Codes
    Cui, Hangxuan
    Khoa Le Trung
    Ghaffari, Fakhreddine
    Declercq, David
    Lin, Jun
    Wang, Zhongfeng
    [J]. PROCEEDINGS OF 2019 25TH ASIA-PACIFIC CONFERENCE ON COMMUNICATIONS (APCC), 2019, : 490 - 495
  • [9] Saturated Min-Sum Decoding: An "Afterburner" for LDPC Decoder Hardware
    Scholl, S.
    Schlaefer, P.
    Wehn, N.
    [J]. PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 1219 - 1224
  • [10] FPGA implementation of variants of min-sum algorithm
    Tolouei, Sina
    Banihashemi, Amir H.
    [J]. 2008 24TH BIENNIAL SYMPOSIUM ON COMMUNICATIONS, 2008, : 80 - 83