Serial diagnostic fault simulation for synchronous sequential circuits

被引:0
|
作者
Chen, SC
Jou, JM [1 ]
机构
[1] Nan Tai Inst Technol, Dept Elect Engn, Tainan, Taiwan
[2] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
diagnostic fault simulation; indistinguishable fault; indistinguishability class;
D O I
10.1016/S0167-9260(97)00020-5
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a time and memory-efficient diagnostic fault simulator for sequential circuits is presented. A two level optimization technique has been developed and used to prompt the processing speed. In the high level, an efficient list, which stores the indistinguishable faults, for each fault during the diagnostic fault simulation, and the list maintaining algorithm are applied. Thus the number of fault-pair output response comparisons among all the faults is minimized. In the low level, a bit-parallel comparison is developed to speed up the comparison process. Therefore, the different diagnostic measure reports for a given test set can be generated very quickly. In addition, the simulator is extended to diagnose the single stuck-at device fault. Experimental results show that this diagnostic fault simulator achieves a significant speedup compared to previous methods.
引用
收藏
页码:157 / 170
页数:14
相关论文
共 50 条
  • [21] Deductive Fault Simulation for Asynchronous Sequential Circuits
    Dobai, Roland
    Gramatova, Elena
    [J]. PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 459 - 464
  • [22] Path delay fault simulation of sequential circuits
    Chakraborty, TJ
    Agrawal, VD
    Bushnell, ML
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (02) : 223 - 228
  • [23] Small Delay Fault Simulation for Sequential Circuits
    Liu, Li
    Kuang, Jishun
    Li, Huawei
    [J]. IEEE 15TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING, PROCEEDINGS, 2009, : 63 - +
  • [24] FPGA-based fault emulation of synchronous sequential circuits
    Ellervee, P.
    Raik, J.
    Tammenaee, K.
    Ubar, R.-J.
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (02): : 70 - 76
  • [25] Statistical delay fault coverage estimation for synchronous sequential circuits
    Intel Corp, Folsom, United States
    [J]. J Electron Test Theory Appl JETTA, 3 (239-254):
  • [26] DELAY-FAULT PROPAGATION IN SYNCHRONOUS SEQUENTIAL-CIRCUITS
    CAVALLERA, P
    GIRARD, P
    LANDRAULT, C
    PRAVOSSOUDOVITCH, S
    [J]. ELECTRONICS LETTERS, 1994, 30 (10) : 765 - 767
  • [27] Statistical delay fault coverage estimation for synchronous sequential circuits
    Pappu, L
    Bushnell, ML
    Agrawal, VD
    Mandyam-Komar, S
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1998, 12 (03): : 239 - 254
  • [28] HOPE: An efficient parallel fault simulator for synchronous sequential circuits
    Lee, HK
    Ha, DS
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (09) : 1048 - 1058
  • [29] Statistical Delay Fault Coverage Estimation for Synchronous Sequential Circuits
    Lakshminarayana Pappu
    Michael L. Bushnell
    Vishwani D. Agrawal
    Srinivas Mandyam-Komar
    [J]. Journal of Electronic Testing, 1998, 12 : 239 - 254
  • [30] A concurrent fault simulation for crosstalk faults in sequential circuits
    Phadoongsidhi, M
    Le, KT
    Saluja, KK
    [J]. PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 182 - 187