Short-term frequency stability of clock generators for multigigahertz rapid-single-flux quantum digital circuits

被引:6
|
作者
Mancini, CA [1 ]
Bocko, ME
机构
[1] Motorola Inc, Semicond Products Sector, Somerset Design Ctr, Austin, TX 78729 USA
[2] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
关键词
Josephson oscillators; phase jitter; phase locked oscillators; phase noise; superconducting device measurements; superconducting device noise; superconducting device testing; timing jitter;
D O I
10.1109/TASC.2003.811351
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Superconducting digital systems based on Josephson junctions have generally used a synchronous timing strategy. A master clock signal is used to delimit a data window during which the system changes state and data is transferred from one block to the next. The temporal stability of the clock signal has a profound effect on the performance of rapid single flux quantum (RSFQ) digital systems. In particular, short-term clock fluctuations, or clock jitter, can degrade system performance due to the hazard of timing constraint violations. The successful development of large-scale RSFQ digital systems will require highly stable multigigahertz on-chip clock sources. To meet this need, methods for characterizing and measuring the short-term stability of such sources are required. We identify the relevant figure of merit to characterize and compare various clocks: the cycle-to-cycle standard deviation of the clock periods. We present experimental techniques for the measurement of this figure of merit and apply them to the measurement of jitter in a clock generator used often in RSFQ systems, the ring oscillator. High-frequency phase noise measurements found the jitter of a 9.6-GHz clock to be in the range from 0.6% to 0.36% of the clock period. The measured values of clock jitter fell within the 95% confidence interval of our stochastic circuit simulations. This was sufficient evidence to conclude that thermal noise from the resistors in the circuit may be the dominant source of jitter in the ring oscillator.
引用
收藏
页码:25 / 37
页数:13
相关论文
共 22 条
  • [21] A CPT-based Cs vapor cellatomic clock with a short-term fractional frequency stability of 3 x 10-13 τ-1/2
    Hafiz, Moustafa Abdel
    Liu, Xiaochi
    Guerandel, Stephane
    De Clercq, Emeric
    Boudot, Rodolphe
    8TH SYMPOSIUM ON FREQUENCY STANDARDS AND METROLOGY 2015, 2016, 723
  • [22] Execution of stored programs by a rapid single-flux-quantum random-access-memory-embedded bit-serial microprocessor using 50-GHz clock frequency
    Tanaka, Masamitsu
    Sato, Ryo
    Fujimaki, Akira
    Takagi, Kazuyoshi
    Takagi, Naofumi
    APPLIED PHYSICS LETTERS, 2023, 122 (19)