Superscalar processor performance enhancement through reliable dynamic clock frequency tuning

被引:11
|
作者
Subramanian, Viswanathan [1 ]
Bezdek, Mikel [1 ]
Avirneni, Naga D. [1 ]
Somani, Arun [1 ]
机构
[1] Iowa State Univ, Dependable Comp & Networking Lab, Ames, IA 50011 USA
基金
美国国家科学基金会;
关键词
superscalar processor; dynamic overclocking; fault-tolerant computing; reliability;
D O I
10.1109/DSN.2007.90
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Synchronous circuits are typically clocked considering worst case timing paths so that timing errors are avoided under all circumstances. In the case of a pipelined processor this has special implications since the operating frequency of the entire pipeline is limited by the slowest stage. Our goal, in this paper is to achieve higher performance in superscalar processors by dynamically varying the operating frequency during run time past worst case limits. The key objective is to see the effect of overclocking on superscalar processors for various benchmark applications, and analyze the associated overhead, in terms of extra hardware and error recovery penalty, when the clock frequency is adjusted dynamically. We tolerate timing errors occurring at speeds higher than what the circuit is designed to operate at by implementing an efficient error detection and recovery mechanism. We also study the limitations imposed by minimum path constraints on our technique. Experimental results show that an average performance gain up to 57% across all benchmark applications is achievable.
引用
收藏
页码:196 / +
页数:2
相关论文
共 27 条
  • [21] Performance enhancement of a dynamic K-means algorithm through a parallel adaptive strategy on multicore CPUs
    Laccetti, Giuliano
    Lapegna, Marco
    Mele, Valeria
    Romano, Diego
    Szustak, Lukasz
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2020, 145 (34-41) : 34 - 41
  • [22] Low-power motion-vector detection VLSI processor based on pass-gate logic with dynamic supply-voltage/clock-frequency scaling
    Mochizuki, A
    Nishinohara, D
    Hanyu, T
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (11): : 1876 - 1883
  • [23] Dynamic Tuning of the Controller Parameters in a Two-Area Multi-Source Power System for Optimal Load Frequency Control Performance
    Gbadega, Peter Anuoluwapo
    Saha, Akshay Kumar
    INTERNATIONAL JOURNAL OF ENGINEERING RESEARCH IN AFRICA, 2020, 51 : 111 - 129
  • [24] Virtual Inertia Emulation of Inverter Interfaced Distributed Generation (IIDG) for Dynamic Frequency Stability & Damping Enhancement Through BFOA Tuned Optimal Controller
    Sudhir Kumar Singh
    Rajveer Singh
    Haroon Ashfaq
    Rajeev Kumar
    Arabian Journal for Science and Engineering, 2022, 47 : 3293 - 3310
  • [25] Virtual Inertia Emulation of Inverter Interfaced Distributed Generation (IIDG) for Dynamic Frequency Stability & Damping Enhancement Through BFOA Tuned Optimal Controller
    Singh, Sudhir Kumar
    Singh, Rajveer
    Ashfaq, Haroon
    Kumar, Rajeev
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2022, 47 (03) : 3293 - 3310
  • [26] Enhancement in the Thermal and Dynamic Mechanical Properties of High Performance Liquid Crystalline Epoxy Composites Through Uniaxial Orientation of Mesogenic on Carbon Fiber
    Guo, Huilong
    Lu, Mangeng
    Liang, Liyan
    Zheng, Jian
    Zhang, Yunfei
    Li, Yinwen
    Li, Zhaoxia
    Yang, Chenghua
    JOURNAL OF APPLIED POLYMER SCIENCE, 2014, 131 (12)
  • [27] Dynamic Performance Analysis and Fault Ride-Through Enhancement by a Modified Fault Current Protection Scheme of a Grid-Connected Doubly Fed Induction Generator
    Talani, Rameez Akbar
    Kaloi, Ghulam Sarwar
    Ali, Aamir
    Bijarani, Muhammad Ali
    Abbas, Ghulam
    Hatatah, Mohammed
    Mercorelli, Paolo
    Touti, Ezzeddine
    MACHINES, 2025, 13 (02)