A high-performance JPEG2000 architecture

被引:91
|
作者
Andra, K [1 ]
Chakrabarti, C [1 ]
Acharya, T [1 ]
机构
[1] Arizona State Univ, Dept Elect Engn, Res Ctr, Tempe, AZ 85287 USA
关键词
binary; arithmetic coding; bit-plane coding; JPEG2000; system architecture; wavelet transform;
D O I
10.1109/TCSVT.2003.809834
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
JPEG2000 is an upcoming compression standard for still images that has a feature set well tuned for diverse data dissemination. These features are possible due to adaptation of the discrete wavelet transform, intra-subband bit-plane,coding, and binary arithmetic coding in the standard. In this paper, we propose a system-level architecture capable of encoding and decoding the JPEG2000 core algorithm that has been defined in Part I of the standard. The key components include dedicated architectures for wavelet, bit plane, and arithmetic coders and memory interfacing between the coders. The system architecture has been implemented in VHDL and its performance evaluated for a set of images. The estimated area of the architecture, in 0.18-mu technology, is 3-min square and the estimated frequency of operation is 200 MHz.
引用
收藏
页码:209 / 218
页数:10
相关论文
共 50 条
  • [1] A HIGH-PERFORMANCE ARCHITECTURE OF JPEG2000 ENCODER
    Modrzyk, Damian
    Staworko, Michal
    [J]. 19TH EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO-2011), 2011, : 569 - 573
  • [2] A high-performance architecture of arithmetic coder in JPEG2000
    Pastuszak, G
    [J]. 2004 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXP (ICME), VOLS 1-3, 2004, : 1431 - 1434
  • [3] A high performance JPEG2000 architecture
    Andra, K
    Chakrabarti, C
    Acharya, T
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 765 - 768
  • [4] A HIGH-PERFORMANCE VLSI ARCHITECTURE OF EBCOT BLOCK CODING IN JPEG2000
    Liu Kai Wu Chengke Li Yunsong National Key Lab of Integrated Service Networks Xidian University Xian China School of Computer Xidian University Xian China
    [J]. JournalofElectronics., 2006, (01) - 93
  • [5] A HIGH-PERFORMANCE VLSI ARCHITECTURE OF EBCOT BLOCK CODING IN JPEG2000
    Liu Kai Wu Chengke Li Yunsong (National Key Lab of Integrated Service Networks
    [J]. Journal of Electronics(China), 2006, (01) : 89 - 93
  • [6] A High Performance MQ Decoder Architecture in JPEG2000
    Horrigue, Layla
    Saidani, Taoufik
    Ghodhbane, Refka
    Atri, Mohamed
    [J]. 2014 WORLD CONGRESS ON COMPUTER APPLICATIONS AND INFORMATION SYSTEMS (WCCAIS), 2014,
  • [7] A high performance MQ encoder architecture in JPEG2000
    Liu, Kai
    Zhou, Yu
    Li, Yun Song
    Ma, Jian Feng
    [J]. INTEGRATION-THE VLSI JOURNAL, 2010, 43 (03) : 305 - 317
  • [8] A high-performance parallel mode EBCOT encoder architecture design for JPEG2000
    Long, Y
    Zhang, CH
    Kurdahi, F
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 213 - 216
  • [9] Analysis and architecture design for high performance JPEG2000 coprocessor
    Wu, BF
    Lin, CF
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 225 - 228
  • [10] ARCHITECTURE DESIGN OF A HIGH-PERFORMANCE DUAL-SYMBOL BINARY ARITHMETIC CODER FOR JPEG2000
    Rhu, Minsoo
    Park, In-Cheol
    [J]. 2009 16TH IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1-6, 2009, : 2665 - 2668