A 200 MS/s 8-bit Time-Based Analog-to-Digital Converter with Inherit Sample and Hold

被引:0
|
作者
Hassan, Ali H. [1 ]
Ismail, M. Wagih [1 ,2 ]
Ismail, Yehea [3 ,4 ]
Mostafa, Hassan [1 ,3 ,4 ]
机构
[1] Cairo Univ, Elect & Commun Engn Dept, Giza 12613, Egypt
[2] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON, Canada
[3] AUC, Ctr Nanoelect & Devices, New Cairo 11835, Egypt
[4] Zewail City Sci & Technol, New Cairo 11835, Egypt
基金
加拿大自然科学与工程研究理事会;
关键词
T-ADC; PWM-ADC; inherit sample and hold; delay line; portable data acquisition systems; UWB receivers; ADC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Analog-to-Digital Converters (ADCs) are essential blocks in digital signal processing (DSP) systems, software defined radio receivers (SDRs), and portable data acquisition systems. This paper introduces an 8-bit Time-based Analog to Digital Converter (T-ADC). This T-ADC utilizes an inherited sample and hold required to eliminate the dedicated power hungry sample and hold circuit. Moreover, a new design methodology for increasing the input dynamic range as well as improving the circuit sensitivity is implemented. A prototype of the proposed T-ADC is implemented in TSMC 65nm CMOS technology. This T-ADC consumes 1.9 mW, and achieves a maximum SNDR of 49.66 dB with sampling rate of 200 MS/s. Moreover, comparing the area proportion of the analog and digital parts of the T-ADC circuit reveals that one of the main advantages of the T-ADC over the conventional ADCs is that the digital part dominates the design (i.e., the digital part occupies about 98% of the whole proposed T-ADC).
引用
收藏
页码:120 / 124
页数:5
相关论文
共 50 条
  • [41] An 8-bit Analog-to-Digital Converter based on the Voltage-Dependent Switching Probability of a Magnetic Tunnel Junction
    Choi, Won Ho
    Lv, Yang
    Kim, Hoonki
    Wang, Jian-Ping
    Kim, Chris H.
    2015 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI TECHNOLOGY), 2015,
  • [42] A 8-bit 200 MS/s interpolating/Averaging CMOS A/D converter
    Vandenbussche, J
    Uyttenhove, K
    Lauwers, E
    Steyaert, M
    Gielen, G
    PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 445 - 448
  • [43] Systematic design of a 200 MS/s 8-bit interpolating A/D converter
    Vandenbussche, J
    Lauwers, E
    Uyttenhove, K
    Gielen, G
    Steyaert, M
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 357 - 361
  • [44] A 30MS/S 12-BIT ANALOG-TO-DIGITAL CONVERTER
    IMAMURA, M
    KUSAYANAGI, N
    IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE //: IMTC / PERVASIVE I & M TECHNOLOGY, 1989, : 10 - 12
  • [45] A 1-MS/S 16-BIT ANALOG-TO-DIGITAL CONVERTER
    IMAMURA, M
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1990, 39 (01) : 66 - 70
  • [46] An 8-bit current-steering digital to analog converter
    Yi, Shu-Chung
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2012, 66 (05) : 433 - 437
  • [47] A wideband calibration-free 1.5-GS/s 8-bit analog-to-digital converter with low latency
    Jiang, Fan
    Wu, Danyu
    Zhou, Lei
    Huang, Yinkun
    Wu, Jin
    Jin, Zhi
    Liu, Xinyu
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 81 (01) : 341 - 348
  • [48] A wideband calibration-free 1.5-GS/s 8-bit analog-to-digital converter with low latency
    Fan Jiang
    Danyu Wu
    Lei Zhou
    Yinkun Huang
    Jin Wu
    Zhi Jin
    Xinyu Liu
    Analog Integrated Circuits and Signal Processing, 2014, 81 : 341 - 348
  • [49] An 8-bit Voltage Mode Analog to Digital Converter Based on Integer Division
    Petrellis, Nikos
    Birbas, Michael
    Kikidis, John
    Birbas, Alexios
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 242 - 246
  • [50] An embedded low transistor count 8-bit analog-to-digital converter using a binary searching method
    Wang, CC
    Hsueh, YH
    Huang, SK
    VLSI DESIGN, 2002, 14 (02) : 193 - 202