A 200 MS/s 8-bit Time-Based Analog-to-Digital Converter with Inherit Sample and Hold

被引:0
|
作者
Hassan, Ali H. [1 ]
Ismail, M. Wagih [1 ,2 ]
Ismail, Yehea [3 ,4 ]
Mostafa, Hassan [1 ,3 ,4 ]
机构
[1] Cairo Univ, Elect & Commun Engn Dept, Giza 12613, Egypt
[2] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON, Canada
[3] AUC, Ctr Nanoelect & Devices, New Cairo 11835, Egypt
[4] Zewail City Sci & Technol, New Cairo 11835, Egypt
基金
加拿大自然科学与工程研究理事会;
关键词
T-ADC; PWM-ADC; inherit sample and hold; delay line; portable data acquisition systems; UWB receivers; ADC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Analog-to-Digital Converters (ADCs) are essential blocks in digital signal processing (DSP) systems, software defined radio receivers (SDRs), and portable data acquisition systems. This paper introduces an 8-bit Time-based Analog to Digital Converter (T-ADC). This T-ADC utilizes an inherited sample and hold required to eliminate the dedicated power hungry sample and hold circuit. Moreover, a new design methodology for increasing the input dynamic range as well as improving the circuit sensitivity is implemented. A prototype of the proposed T-ADC is implemented in TSMC 65nm CMOS technology. This T-ADC consumes 1.9 mW, and achieves a maximum SNDR of 49.66 dB with sampling rate of 200 MS/s. Moreover, comparing the area proportion of the analog and digital parts of the T-ADC circuit reveals that one of the main advantages of the T-ADC over the conventional ADCs is that the digital part dominates the design (i.e., the digital part occupies about 98% of the whole proposed T-ADC).
引用
收藏
页码:120 / 124
页数:5
相关论文
共 50 条
  • [1] An 8-bit 200 MS/s CMOS folding/interpolating analog-to-digital converter
    Heo, SC
    Jang, YC
    Park, SH
    Park, HJ
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (04): : 676 - 681
  • [2] A 200MS/s, 8-bit Time-based Analog to Digital Converter (TADC) in 65nm CMOS Technology
    Abdelkader, Mohamed
    Ali, Ahmed
    Abdelaziz, Ahmed
    Ismail, M. Wagih
    Refky, Mohamed
    Ismail, Yehea
    Mostafa, Hassan
    2016 FOURTH INTERNATIONAL JAPAN-EGYPT CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND COMPUTERS (JEC-ECC), 2016, : 25 - 28
  • [3] THE DESIGN OF AN 8-BIT FOLDING ANALOG-TO-DIGITAL CONVERTER
    VANDEPLASSCHE, R
    BALTUS, P
    PHILIPS JOURNAL OF RESEARCH, 1987, 42 (5-6) : 482 - 509
  • [4] An 8-bit 20-MS/s ZCBC Time-Domain Analog-to-Digital Data Converter
    Wang, I-Hsin
    Lee, Hwei-Yu
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (07) : 545 - 549
  • [5] AN 8-BIT 250 MEGASAMPLE PER 2ND ANALOG-TO-DIGITAL CONVERTER - OPERATION WITHOUT A SAMPLE AND HOLD
    PEETZ, B
    HAMILTON, BD
    KANG, J
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (06) : 997 - 1002
  • [6] A 6-bit 100-MS/s Fully-Digital Time-Based Analog-to-Digital Converter
    Rivandi, Hassan
    Shakibaee, Fatemeh
    Saberi, Mehdi
    2019 27TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2019), 2019, : 412 - 415
  • [7] An 8-bit, 8-GS/s Fquivalent Sampling Time Domain Analog-to-digital Converter
    Zhu, Yu
    Liu, Maliang
    Zhu, Zhangming
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [8] An efficient architecture of 8-bit CMOS analog-to-digital converter
    Tan, PBY
    Suparjo, BS
    Wagiran, R
    Sidek, R
    2000 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2000, : 178 - 186
  • [9] DESIGN OF AN 8-BIT FOLDING ANALOG-TO-DIGITAL CONVERTER.
    van de Plassche, R.
    Baltus, P.
    Philips Journal of Research, 1987, 42 (5-6): : 482 - 510
  • [10] 8-bit 5-MS/s Analog-to-Digital Converter for Pixel-Level Integration
    Hansen, Karsten
    Reckleben, Christian
    Kalavakuru, Pradeep
    Szymanski, Janusz
    Diehl, Inge
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2013, 60 (05) : 3843 - 3851