Investigations on the Gate-Induced Drain Leakage Current of Polycrystalline-Silicon Thin-Film Transistor and Its Suppression With Drain Bias Sweep

被引:6
|
作者
Zhang, Dongli [1 ]
Wang, Mingxiang [1 ]
Wang, Huaisheng [1 ]
Shan, Qi [1 ]
机构
[1] Soochow Univ, Dept Microelect, Suzhou 215006, Peoples R China
基金
中国国家自然科学基金;
关键词
Activation energy; drain bias sweep; gate-induced drain leakage (GIDL); polycrystalline-silicon (poly-Si); thin-film transistor (TFT); uniformity;
D O I
10.1109/TED.2016.2533162
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, reduction of the gate-induced drain leakage (GIDL) current after drain bias sweeps for p-type polycrystalline-silicon thin-film transistor is reported, which is proposed to be due to local electron generation and trapping near the drain during the drain bias sweep in the kink current region. The reduction of the GIDL current during drain bias sweeps at successively lower gate biases undergoes a two-stage evolution behavior. The mechanism for the two-stage reduction behavior of the leakage current is clarified with the extraction and comparison of the activation energy for the leakage currents before and after the drain bias sweeps. Drain bias sweeps are also found effective in improving the uniformity of the leakage currents.
引用
收藏
页码:1572 / 1577
页数:6
相关论文
共 50 条
  • [31] The reduction of the dependence of leakage current on gate bias in metal-induced laterally crystallized p-channel polycrystalline-silicon thin-film transistors by electrical stressing
    Han, Shin-Hee
    Kang, Il-Suk
    Song, Nam-Kyu
    Kim, Min Sun
    Lee, Jang-Sik
    Joo, Seung-Ki
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (09) : 2546 - 2550
  • [32] Analysis of Gate-Induced Drain Leakage Mechanisms in Silicon-Germanium Channel pFET
    Tiwari, Vishal A.
    Jaeger, Daniel
    Scholze, Andreas
    Nair, Deleep R.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (05) : 1270 - 1277
  • [33] Modeling of Gate-induced Drain Leakage mechanisms in Silicon-Germanium channel pFET
    Tiwari, Vishal A.
    Scholze, Andreas
    Divakaruni, Rama
    Nair, Deleep R.
    2014 IEEE 2ND INTERNATIONAL CONFERENCE ON EMERGING ELECTRONICS (ICEE), 2014,
  • [34] Leakage current suppression with a combination of planarized gate and overlap/off-set structure in metal-induced laterally crystallized polycrystalline-silicon thin-film transistors
    Chae, Hee Jae
    Seok, Ki Hwan
    Lee, Sol Kyu
    Joo, Seung Ki
    SOLID-STATE ELECTRONICS, 2018, 142 : 20 - 24
  • [35] Modeling and analysis of gate-induced drain leakage current in negative capacitance junctionless FinFET
    Shelja Kaushal
    Ashwani K. Rana
    Journal of Computational Electronics, 2022, 21 : 1229 - 1238
  • [36] Modeling and analysis of gate-induced drain leakage current in negative capacitance junctionless FinFET
    Kaushal, Shelja
    Rana, Ashwani K.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2022, 21 (06) : 1229 - 1238
  • [37] Characteristics of polycrystalline silicon thin-film transistors with electrical source/drain extensions induced by a bottom sub-gate
    Yu, Michael
    Lin, Horng-Chih
    Chen, Guo-Hua
    Huang, Tiao-Yuan
    Lei, Tan-Fu
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2002, 41 (5 A): : 2815 - 2820
  • [38] Characteristics of polycrystalline silicon thin-film transistors with electrical source/drain extensions induced by a bottom sub-gate
    Yu, M
    Lin, HC
    Chen, GH
    Huang, TY
    Lei, TF
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2002, 41 (5A): : 2815 - 2820
  • [39] Suppression of Leakage Current of Low-Temperature Polycrystalline Silicon Thin-Film Transistors by Negative Bias Sweeping
    Zhang, Dongli
    Wang, Mingxing
    Wang, Huaisheng
    Shan, Qi
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,