A pixel-parallel cellular processor array in a stacked three-layer 3D silicon-on-insulator technology

被引:6
|
作者
Dudek, Piotr [1 ]
Lopich, Alexey [1 ]
Gruev, Viktor [2 ]
机构
[1] Univ Manchester, Sch Elect & Elect Engn, Manchester M13 9PL, Lancs, England
[2] Washington Univ, Dept Comp Sci & Engn, St Louis, MO 63130 USA
基金
英国工程与自然科学研究理事会;
关键词
D O I
10.1109/ECCTD.2009.5274946
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of a vertically-integrated image sensor/processor device, implemented in a fully stacked 3-layer three-dimensional (3D) silicon on insulator (SOI) 150nm CMOS technology. This prototype 'vision chip' contains a 32x32 pixel-parallel processor array. Three silicon layers contain current-mode image sensors, current-mode analogue circuits and digital logic circuits, respectively. The two bottom layers form a mixed-mode cellular processor array, which operates in SIMD mode, and processes the image data acquired by the top-layer backside illuminated photosensor circuit. The intra-processor inter-layer communication is achieved by means of through-silicon vias, and the system is partitioned to minimise the area overhead associated with this communication. The processor comprises 4 analogue and 12 binary registers, and supports arithmetic and logic operations. Various sensor structures have been implemented to evaluate the efficiency of photo-sensing in SOI technology. The prototype circuit measures 2mmx2mm, with 30 mu mx30 mu m pixel pitch. The architecture and circuit design issues are presented in the paper.
引用
收藏
页码:193 / +
页数:2
相关论文
共 50 条
  • [1] Three-dimensional phototransistors in 3D silicon-on-insulator technology
    Culurciello, E.
    [J]. ELECTRONICS LETTERS, 2007, 43 (07) : 418 - 420
  • [2] Pixel-Parallel Three-Layer Stacked CMOS Image Sensors Using Double-Sided Hybrid Bonding of SOI Wafers
    Goto, Masahide
    Honda, Yuki
    Nanba, Masakazu
    Iguchi, Yoshinori
    Saraya, Takuya
    Kobayashi, Masaharu
    Higurashi, Eiji
    Toshiyoshi, Hiroshi
    Hiramoto, Toshiro
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (09) : 4705 - 4711
  • [3] Crystalline Selenium Layer Stacked Image Sensors With Pixel-Parallel A/D Converters Toward Photon Counting
    Goto, Masahide
    Imura, Shigeyuki
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (06) : 2894 - 2899
  • [4] Three-dimensional photodetectors in 3-D silicon-on-insulator technology
    Culurciello, Eugenio
    Weerakoon, Pujitha
    [J]. IEEE ELECTRON DEVICE LETTERS, 2007, 28 (02) : 117 - 119
  • [5] Design of a Reconfigurable 3D Pixel-Parallel Neuromorphic Architecture for Smart Image Sensor
    Bhowmik, Pankaj
    Pantho, Jubaer Hossain
    Asadinia, Marjan
    Bobda, Christophe
    [J]. PROCEEDINGS 2018 IEEE/CVF CONFERENCE ON COMPUTER VISION AND PATTERN RECOGNITION WORKSHOPS (CVPRW), 2018, : 786 - 794
  • [6] A 3D optoelectronic parallel processor for smart pixel processing units
    Fey, D
    Kurschat, A
    Kasche, B
    Erhard, W
    [J]. PROCEEDINGS OF THE THIRD INTERNATIONAL CONFERENCE ON MASSIVELY PARALLEL PROCESSING USING OPTICAL INTERCONNECTIONS, 1996, : 344 - 351
  • [7] 3D structure development using a three-layer self-folding technology
    Gomez, Anton
    Shin, Minchul
    [J]. JOURNAL OF MECHANICAL SCIENCE AND TECHNOLOGY, 2018, 32 (07) : 3107 - 3114
  • [8] 3D structure development using a three-layer self-folding technology
    Anton Gomez
    Minchul Shin
    [J]. Journal of Mechanical Science and Technology, 2018, 32 : 3107 - 3114
  • [9] Capacitive coupling of data and power for 3D silicon-on-insulator VLSI
    Culurciello, E
    Andreou, AG
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4142 - 4145
  • [10] silicon-on-insulator based quasi 3D photonic crystal structures
    Zelsmann, M
    Picard, E
    Calvo, V
    Charvolin, T
    Hadji, E
    Moriceau, H
    Heitzmann, M
    Nier, ME
    Seassal, C
    Letartre, X
    [J]. Photonic Crystal Materials and Devices III, 2005, 5733 : 23 - 31