Maximally Redundant High-Radix Signed-Digit Adder: New Algorithm and Implementation

被引:5
|
作者
Timarchi, Somayeh [1 ]
Navi, Keivan [1 ]
Kavehei, Omid [2 ]
机构
[1] Shahid Beheshti Univ, Fac Elect & Comp Engn, Tehran, Iran
[2] Univ Adelaide, Ctr High Performance Integrated Technol & Syst, Adelaide, SA 5005, Australia
关键词
D O I
10.1109/ISVLSI.2009.30
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Redundant Number Systems have been widely used in fast arithmetic circuits design. Signed-Digit (SD) or generally High-Radix SD (HRSD) number system is one of the most important redundant number systems. HRSD additions are used in many arithmetic function as basic operations. Hence, improving the additions characteristics will improve the performance of almost all arithmetic modules. Several HRSD adders have been introduced in literatures. In this paper a new maximally redundant HRSD adder is proposed This adder is compared to some most efficient HRSD adders previously published. The proposed adder is fabricated using a standard TSMC 65nm CMOS technology at Ivolt supply voltage. The adder consumes 2.5% less power than the best previous published HRSD design. These implementations are also synthesized with FPGA flow on Xilinx Virtex2. The experimental result shows 5% and 6% decreases in the area and delay, respectively.
引用
收藏
页码:97 / +
页数:2
相关论文
共 50 条
  • [31] Incorporating area-time flexibility to a Binary Signed-Digit adder
    Lam, SK
    Srikanthan, T
    Goyal, N
    Tyagi, N
    [J]. APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2002, : 485 - 489
  • [32] Self-repairing radix-2 signed-digit adder with multiple error detection, correction, and fault localization
    Moradian, Hossein
    Lee, Jeong-A
    Hashmi, Adnan
    [J]. MICROELECTRONICS RELIABILITY, 2016, 63 : 256 - 266
  • [33] MODIFIED SIGNED-DIGIT ARITHMETIC BASED ON REDUNDANT BIT REPRESENTATION
    HUANG, HX
    ITOH, M
    YATAGAI, T
    [J]. APPLIED OPTICS, 1994, 33 (26): : 6146 - 6156
  • [34] FAST MULTIPLIER DESIGN USING REDUNDANT SIGNED-DIGIT NUMBERS
    RAJASHEKHARA, TN
    KAL, O
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1990, 69 (03) : 359 - 368
  • [35] Signed-digit adder using electronically addressable spatial light modulator
    Iftekharuddin, KM
    Awwal, AAS
    Salam, MA
    [J]. OPTICAL ENGINEERING, 2001, 40 (11) : 2442 - 2445
  • [36] Pre-Encoded Multipliers Based on Non-Redundant Radix-4 Signed-Digit Encoding
    Tsoumanis, K.
    Axelos, N.
    Moschopoulos, N.
    Zervakis, G.
    Pekmestzi, K.
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (02) : 670 - 676
  • [37] Parallel high-radix negabinary signed-digit arithmetic operations: one-step trinary and one-step quaternary addition algorithms
    Kamal, HA
    [J]. KUWAIT JOURNAL OF SCIENCE & ENGINEERING, 2004, 31 (02): : 189 - 202
  • [38] One-step optical negabinary and modified signed-digit adder
    Zhang, SQ
    Karim, MA
    [J]. OPTICS AND LASER TECHNOLOGY, 1998, 30 (3-4): : 193 - 198
  • [39] Compact signed-digit adder using multiple-valued logic
    Gonzalez, AF
    Mazumder, P
    [J]. SEVENTEENTH CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, 1997, : 96 - 113
  • [40] Design and synthesis of a carry-free signed-digit decimal adder
    Moskal, John
    Oruklu, Erdal
    Sanfie, Jafar
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1089 - 1092