ViP: A Hierarchical Parallel Vision Processor for Hybrid Vision Chip

被引:6
|
作者
Zheng, Xuemin [1 ,2 ,3 ]
Cheng, Li [1 ,2 ,3 ]
Zhao, Mingxin [1 ,2 ,3 ]
Luo, Qian [1 ,2 ,3 ]
Li, Honglong [1 ,2 ,3 ]
Dou, Runjiang [1 ,2 ,3 ]
Yu, Shuangming [1 ,2 ,3 ]
Wu, Nanjian [1 ,2 ,3 ]
Liu, Liyuan [1 ,2 ,3 ]
机构
[1] Chinese Acad Sci, Inst Semicond, State Key Lab Superlattices & Microstruct, Beijing 100083, Peoples R China
[2] Chinese Acad Sci, Ctr Excellence Brain Sci & Intelligence Technol, Beijing 100083, Peoples R China
[3] Univ Chinese Acad Sci, Ctr Mat Sci & Optoelect Engn, Beijing 100049, Peoples R China
基金
中国国家自然科学基金;
关键词
Convolution; Parallel processing; Artificial neural networks; Kernel; Reduced instruction set computing; Computer architecture; Hardware; Hierarchical parallel; vision chip; computer vision; neural network;
D O I
10.1109/TCSII.2022.3156945
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Nowadays, the vision chip bridging sensing and processing has been extensively employed in high-speed image processing, owing to its excellent performance, low power consumption, and economical cost. However, there is a dilemma in designing processors to support conventional computer vision algorithms and neural networks since the two algorithms have a non-trivial trade-off in proposing a unified architecture. By analyzing computation properties, we propose a novel hierarchical parallel vision processor (ViP) for hybrid vision chips to accelerate both traditional computer vision (CV) and neural network (NN). The ViP architecture includes three parallelism levels: PE for pixel-centric, computing core (CC) for block, and vision core (VC) for global. PEs contain dedicated computing units and data paths for convolution operations without degrading its flexibility. Each CC is driven by customized SIMD instructions and can be dynamically connected for meeting block parallelism requirements. ViP is fabricated in 65nm CMOS technology and achieves a peak performance of 614.4 GOPS and an energy efficiency of 640 GOPS/W at 200 MHz clock frequency. Notably, several experiments on CV and NN are performed, illustrating an ultra-low latency in executing hybrid algorithms.
引用
收藏
页码:2957 / 2961
页数:5
相关论文
共 50 条
  • [41] Findings from the Vision in Preschoolers (VIP) Study
    Schmidt, Paulette
    Baumritter, Agnieshka
    Ciner, Elise
    Cyerr, Lynn
    Dobson, Velma
    Haas, Beth
    Kulp, Marjean Taylor
    Maguire, Maureen
    Moore, Bruce
    Orel-Bixler, Deborah
    Peskin, Ellen
    Quinn, Graham
    Redford, Maryann
    Schultz, Janet
    Ying, Gui-shuang
    OPTOMETRY AND VISION SCIENCE, 2009, 86 (06) : 619 - 623
  • [42] The Vision In Preschoolers (VIP) training & certification program
    Peskin, E
    CONTROLLED CLINICAL TRIALS, 2003, 24 : 135S - 135S
  • [43] A Hierarchical Manipulation Scheme for Robotic Sorting of Multiwire Cables With Hybrid Vision
    Gao, Yuan
    Chen, Zhi
    Ling, Yihu
    Yang, Jichun
    Liu, Yun-Hui
    Li, Xiang
    IEEE-ASME TRANSACTIONS ON MECHATRONICS, 2023, 28 (02) : 860 - 872
  • [44] An adaptable foveating vision chip
    Constandinou, Timothy G.
    Degenaar, Patrick
    Toumazou, Chris
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3566 - +
  • [45] Chip vision - optics for microchips
    Verpoorte, E
    LAB ON A CHIP, 2003, 3 (03) : 42N - 52N
  • [46] A generalized computer vision chip
    Lane, RA
    Thacker, NA
    Seed, L
    Ivey, PA
    REAL-TIME IMAGING, 1996, 2 (04) : 203 - 213
  • [47] Vision system chip mounter
    Ito, Hiroshi
    Robot Tokyo, 1994, (97): : 72 - 77
  • [48] Generalized computer vision chip
    Univ of Sheffield, Sheffield, United Kingdom
    Real Time Imaging, 4 (203-213):
  • [49] Mixed signal SIMD processor array vision chip for real-time image processing
    Carey, Stephen J.
    Barr, David R. W.
    Wang, Bin
    Lopich, Alexey
    Dudek, Piotr
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 77 (03) : 385 - 399
  • [50] Mixed signal SIMD processor array vision chip for real-time image processing
    Stephen J. Carey
    David R. W. Barr
    Bin Wang
    Alexey Lopich
    Piotr Dudek
    Analog Integrated Circuits and Signal Processing, 2013, 77 : 385 - 399