ViP: A Hierarchical Parallel Vision Processor for Hybrid Vision Chip

被引:6
|
作者
Zheng, Xuemin [1 ,2 ,3 ]
Cheng, Li [1 ,2 ,3 ]
Zhao, Mingxin [1 ,2 ,3 ]
Luo, Qian [1 ,2 ,3 ]
Li, Honglong [1 ,2 ,3 ]
Dou, Runjiang [1 ,2 ,3 ]
Yu, Shuangming [1 ,2 ,3 ]
Wu, Nanjian [1 ,2 ,3 ]
Liu, Liyuan [1 ,2 ,3 ]
机构
[1] Chinese Acad Sci, Inst Semicond, State Key Lab Superlattices & Microstruct, Beijing 100083, Peoples R China
[2] Chinese Acad Sci, Ctr Excellence Brain Sci & Intelligence Technol, Beijing 100083, Peoples R China
[3] Univ Chinese Acad Sci, Ctr Mat Sci & Optoelect Engn, Beijing 100049, Peoples R China
基金
中国国家自然科学基金;
关键词
Convolution; Parallel processing; Artificial neural networks; Kernel; Reduced instruction set computing; Computer architecture; Hardware; Hierarchical parallel; vision chip; computer vision; neural network;
D O I
10.1109/TCSII.2022.3156945
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Nowadays, the vision chip bridging sensing and processing has been extensively employed in high-speed image processing, owing to its excellent performance, low power consumption, and economical cost. However, there is a dilemma in designing processors to support conventional computer vision algorithms and neural networks since the two algorithms have a non-trivial trade-off in proposing a unified architecture. By analyzing computation properties, we propose a novel hierarchical parallel vision processor (ViP) for hybrid vision chips to accelerate both traditional computer vision (CV) and neural network (NN). The ViP architecture includes three parallelism levels: PE for pixel-centric, computing core (CC) for block, and vision core (VC) for global. PEs contain dedicated computing units and data paths for convolution operations without degrading its flexibility. Each CC is driven by customized SIMD instructions and can be dynamically connected for meeting block parallelism requirements. ViP is fabricated in 65nm CMOS technology and achieves a peak performance of 614.4 GOPS and an energy efficiency of 640 GOPS/W at 200 MHz clock frequency. Notably, several experiments on CV and NN are performed, illustrating an ultra-low latency in executing hybrid algorithms.
引用
收藏
页码:2957 / 2961
页数:5
相关论文
共 50 条
  • [1] A Heterogeneous Parallel Processor for High-Speed Vision Chip
    Yang, Jie
    Yang, Yongxing
    Chen, Zhe
    Liu, Liyuan
    Liu, Jian
    Wu, Nanjian
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2018, 28 (03) : 746 - 758
  • [2] Hierarchical Parallel Vision Processor for High-Speed Ship Detection
    Xu, Mengmeng
    Zhang, Zhongxing
    Li, Honglong
    Luo, Qian
    Dou, Runjiang
    Liu, Liyuan
    Liu, Jian
    Wu, Nanjian
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (03) : 1164 - 1168
  • [3] A dynamically reconfigurable SIMD processor for a vision chip
    Komuro, T
    Kagami, S
    Ishikawa, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (01) : 265 - 268
  • [4] High-speed object detection based on a hierarchical parallel vision chip
    Zhang, Zhongxing
    Yang, Jie
    Li, Honglong
    Liu, Liyuan
    Liu, Jian
    Wu, Nanjian
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [5] A Processor Element for a Mixed Signal Cellular Processor Array Vision Chip
    Carey, Stephen J.
    Lopich, Alexey
    Dudek, Piotr
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1564 - 1567
  • [6] Parallel HDR Tone Mapping and Auto-focus on a Cellular Processor Array Vision Chip
    Martel, Julien N. P.
    Mueller, Lorenz K.
    Carey, Stephen J.
    Dudek, Piotr
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1430 - 1433
  • [7] A micropower vision processor for parallel object positioning and sizing
    Constandinou, Timothy G.
    Toumazou, Chris
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 943 - +
  • [8] A hierarchical and parallel SoC architecture for vision procesor
    Mei, Kuizhi
    Zhang, Bin
    Ge, Chenyang
    IEICE ELECTRONICS EXPRESS, 2009, 6 (19): : 1380 - 1386
  • [9] Vision processor for machine vision applications
    不详
    OPTICS AND LASER TECHNOLOGY, 2000, 32 (03): : VI - VI
  • [10] A HIGH SPEED VISION PROCESSOR FOR CHIP PACKAGE VISUAL INSPECTION
    Li, Bo
    Yang, Jie
    Yang, Yongxing
    Wu, Nanjian
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,