A power-efficient two-channel time-interleaved ΣΔ modulator for broadband applications

被引:31
|
作者
Lee, Kye-Shin
Kwon, Sunwoo
Maloberti, Franco
机构
[1] Oregon State Univ, Sch Elect Engn & Comp Sci, Corvallis, OR 97005 USA
[2] Univ Pavia, Dept Elect, I-27100 Pavia, Italy
关键词
channel mismatch; effective clock frequency; sigma-delta (Sigma Delta) modulator; signal bandwidth; single integrator channel; time-interleaved (TI);
D O I
10.1109/JSSC.2007.897151
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A two-channel time-interleaved second-order sigma-delta modulator for broadband applications including asymmetrical digital subscriber line (ADSL) is presented. The proposed two-channel Sigma Delta modulator uses a single integrator channel which does not require additional active elements for the quantizer input generation, since the integrator outputs are directly used as the input of the quantizers. As a result, the entire modulator can be implemented using only two op-amps, which is beneficial for both power consumption and area. Furthermore, this architecture is robust to channel mismatch effects and can operate with a simple clocking scheme. The Sigma Delta modulator achieves a dynamic range of 85 dB over a 1.1-MHz signal bandwidth with an effective clock frequency of 132 MHz. The circuit is implemented in 0.18-mu m CMOS technology using metal-insulator-metal capacitors. The total power consumption of the Sigma Delta modulator is 5.4 mW from a 1.8-V supply and occupies an active area of 1.1 mm(2).
引用
收藏
页码:1206 / 1215
页数:10
相关论文
共 50 条
  • [31] 10-b 100-MS/s two-channel time-interleaved pipelined ADC
    El-Sankary, K.
    Sawan, M.
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 217 - 220
  • [32] A new adaptive blind background calibration of gain and timing mismatch for a two-channel time-interleaved ADC
    Nassiri, Mohammad Issvand
    Rezvanyvardom, Mandi
    MICROELECTRONICS JOURNAL, 2018, 77 : 26 - 33
  • [33] On the Compensation of Timing Mismatch in Two-Channel Time-Interleaved ADCs: Strategies and a Novel Parallel Compensation Structure
    Wang, Yinan
    Johansson, Hakan
    Deng, Mingxin
    Li, Zhiwei
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2022, 70 : 2460 - 2475
  • [34] A novel two-channel continuous-time time-interleaved 3rd-order sigma-delta modulator with integrator-sharing topology
    Jafar Talebzadeh
    Izzet Kale
    Analog Integrated Circuits and Signal Processing, 2018, 95 : 375 - 385
  • [35] Adaptive semiblind background calibration of timing mismatches in a two-channel time-interleaved analog-to-digital converter
    Sujuan Liu
    Ning Lv
    Haixiao Ma
    Anding Zhu
    Analog Integrated Circuits and Signal Processing, 2017, 90 : 1 - 7
  • [36] Adaptive semiblind background calibration of timing mismatches in a two-channel time-interleaved analog-to-digital converter
    Liu, Sujuan
    Lv, Ning
    Ma, Haixiao
    Zhu, Anding
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 90 (01) : 1 - 7
  • [37] Cramer Rao lower bound for blind timing offset estimation of a two-channel time-interleaved A/D converter
    Huang, Steve
    Levy, Bernard C.
    2006 FORTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-5, 2006, : 1237 - +
  • [38] A Third-Order Time-Interleaved ΣΔ Modulator
    Akdikmen, Alper
    Bonizzoni, Edoardo
    Maloberti, Franco
    2017 13TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2017, : 117 - 120
  • [39] A 4-GS/s 8-bit two-channel time-interleaved folding and interpolating ADC
    JIANG Fan
    WU DanYu
    ZHOU Lei
    WU Jin
    JIN Zhi
    LIU XinYu
    Science China(Information Sciences), 2014, 57 (01) : 291 - 296
  • [40] A 4-GS/s 8-bit two-channel time-interleaved folding and interpolating ADC
    Fan Jiang
    DanYu Wu
    Lei Zhou
    Jin Wu
    Zhi Jin
    XinYu Liu
    Science China Information Sciences, 2014, 57 : 1 - 6