共 50 条
- [31] 10-b 100-MS/s two-channel time-interleaved pipelined ADC PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 217 - 220
- [32] A new adaptive blind background calibration of gain and timing mismatch for a two-channel time-interleaved ADC MICROELECTRONICS JOURNAL, 2018, 77 : 26 - 33
- [34] A novel two-channel continuous-time time-interleaved 3rd-order sigma-delta modulator with integrator-sharing topology Analog Integrated Circuits and Signal Processing, 2018, 95 : 375 - 385
- [35] Adaptive semiblind background calibration of timing mismatches in a two-channel time-interleaved analog-to-digital converter Analog Integrated Circuits and Signal Processing, 2017, 90 : 1 - 7
- [37] Cramer Rao lower bound for blind timing offset estimation of a two-channel time-interleaved A/D converter 2006 FORTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-5, 2006, : 1237 - +
- [38] A Third-Order Time-Interleaved ΣΔ Modulator 2017 13TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2017, : 117 - 120
- [40] A 4-GS/s 8-bit two-channel time-interleaved folding and interpolating ADC Science China Information Sciences, 2014, 57 : 1 - 6