A power-efficient two-channel time-interleaved ΣΔ modulator for broadband applications

被引:31
|
作者
Lee, Kye-Shin
Kwon, Sunwoo
Maloberti, Franco
机构
[1] Oregon State Univ, Sch Elect Engn & Comp Sci, Corvallis, OR 97005 USA
[2] Univ Pavia, Dept Elect, I-27100 Pavia, Italy
关键词
channel mismatch; effective clock frequency; sigma-delta (Sigma Delta) modulator; signal bandwidth; single integrator channel; time-interleaved (TI);
D O I
10.1109/JSSC.2007.897151
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A two-channel time-interleaved second-order sigma-delta modulator for broadband applications including asymmetrical digital subscriber line (ADSL) is presented. The proposed two-channel Sigma Delta modulator uses a single integrator channel which does not require additional active elements for the quantizer input generation, since the integrator outputs are directly used as the input of the quantizers. As a result, the entire modulator can be implemented using only two op-amps, which is beneficial for both power consumption and area. Furthermore, this architecture is robust to channel mismatch effects and can operate with a simple clocking scheme. The Sigma Delta modulator achieves a dynamic range of 85 dB over a 1.1-MHz signal bandwidth with an effective clock frequency of 132 MHz. The circuit is implemented in 0.18-mu m CMOS technology using metal-insulator-metal capacitors. The total power consumption of the Sigma Delta modulator is 5.4 mW from a 1.8-V supply and occupies an active area of 1.1 mm(2).
引用
收藏
页码:1206 / 1215
页数:10
相关论文
共 50 条
  • [1] A Low-Power Second-Order Two-Channel Time-Interleaved ΣΔ Modulator for Broadband Applications
    Yang, Xiao
    Zhang, Hong
    Chen, Guican
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (06) : 852 - 859
  • [2] A novel two-channel time-interleaved second-order ΣΔ modulator
    Yang, Xiao
    Chen, Guican
    IEICE ELECTRONICS EXPRESS, 2008, 5 (11): : 424 - 430
  • [3] Novel two-channel time-interleaved high-order ∑Δ modulator
    School of Electronics and Information, Xi'an Jiaotong Univ., Xi'an 710049, China
    Xi'an Dianzi Keji Daxue Xuebao, 2009, 2 (359-365):
  • [4] A novel architecture of high-order two-channel time-interleaved ∑Δ modulator
    School of Electronics and Information Engineering, Xi'an Jiaotong University, Xi'an 710049, China
    Hsi An Chiao Tung Ta Hsueh, 2008, 8 (996-1000):
  • [5] A Novel Two-Channel Time-Interleaved Forth-Order Sigma-Delta Modulator Topology
    Yang, Xiao
    Chen, Guican
    Cheng, Jun
    Xu, Xiaoyun
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1152 - 1155
  • [6] A second-order two-channel time-interleaved delta-sigma modulator circuit design
    Mahmud Abdoli
    Esmaeil Najafiaghdam
    Analog Integrated Circuits and Signal Processing, 2022, 112 : 457 - 466
  • [7] A second-order two-channel time-interleaved delta-sigma modulator circuit design
    Abdoli, Mahmud
    Najafiaghdam, Esmaeil
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 112 (03) : 457 - 466
  • [8] Two-channel Time-interleaved Pipelined ADC using Shared Amplifiers
    Zhang Zhuo
    Zhong Shun'an
    Wang Xing-hua
    2010 2ND INTERNATIONAL CONFERENCE ON COMPUTER AND AUTOMATION ENGINEERING (ICCAE 2010), VOL 3, 2010, : 92 - 96
  • [9] Bandwidth mismatch correction for a two-channel time-interleaved A/D converter
    Satarzadeh, Patrick
    Levy, Bernard C.
    Hurst, Paul J.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1705 - 1708
  • [10] Adaptive Semiblind Calibration of Bandwidth Mismatch for Two-Channel Time-Interleaved ADCs
    Satarzadeh, Patrick
    Levy, Bernard C.
    Hurst, Paul J.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (09) : 2075 - 2088