A 28GHz Power Amplifier with 23.5 dBm Psat in 65nm SOI CMOS

被引:0
|
作者
Ni, Dongliang [1 ]
Li, Liangfeng [1 ]
Wu, Weijia [1 ]
Huang, Jiwei [1 ]
机构
[1] Fuzhou Univ, Dept Coll Phys & Informat Engn, Fuzhou, Peoples R China
关键词
SOI CMOS; power amplifier; linearity; coupling line; power combining; TRANSFORMER;
D O I
10.1109/ICICM54364.2021.9660283
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a 28GHz two-stage differential power amplifier (PA) with two-way power combining is designed in 65-nm Silicon-On-Insulator (SOI) CMOS technology. Each PA cell is designed for high linearity while maintaining high gain. To provide adequate output power, differential cascode structure is selected for power stage, while the driver stage adopts differential common source topology for boosting the power gain. In the differential circuit, neutralization capacitor is added to compensate the parasitic effect of gate-to-drain capacitor of the transistor to improve the gain, while the inductive degeneration technique is adopted to increases the linearity. The impedance matching networks is implemented by transformers, low loss signal distribution and combining are achieved by coupling line balun. The simulation results demonstrate a 23.5dBm PA saturated output power with 45.7% Power-Added Efficiency (PAE) at 28-GHz, while the 1-dB compression output power (P-1dB) of 21.3 dBm, and gain of 14.5 dB. The layout size of the power amplifier is 0.46 mm(2), and the core area is 0.252 mm(2).
引用
收藏
页码:236 / 239
页数:4
相关论文
共 50 条
  • [21] A 28GHz Direct Conversion Receiver in 65nm CMOS for 5G mmWave Radio
    Kim, Soyeon
    Kim, Byeonghyeon
    Lee, Yongho
    Kim, Seungsoo
    Shin, Hyunchol
    2019 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2019, : 29 - 30
  • [22] A 45% PAE pMOS Power Amplifier for 28GHz Applications in 45nm SOI
    Thomas, Devon
    Rostomyan, Narek
    Asbeck, Peter
    2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 680 - 683
  • [23] A 260GHz Amplifier with 9.2dB Gain and-3.9dBm Saturated Power in 65nm CMOS
    Momeni, Omeed
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 140 - +
  • [24] A 32.9% PAE, 15.3 dBm, 21.6-41.6 GHz Power Amplifier in 65nm CMOS Using Coupled Resonators
    Jia, Haikun
    Prawoto, Clarissa C.
    Chi, Baoyong
    Wang, Zhihua
    Yue, C. Patrick
    2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 345 - 348
  • [25] A 28GHz Self-Contained Power Amplifier for 5G applications in 28nm FD-SOI CMOS
    Moret, Boris
    Knopik, Vincent
    Kerherve, Eric
    2017 IEEE 8TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2017,
  • [26] A 65 nm CMOS+14 dBm-Psat and 10%-PAF 81-86 GHz Power Amplifier with Parallel Combiner
    Zhong, Guang
    Huang, Yong
    Zhang, Runxi
    Shi, Chunqi
    2015 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), VOLS 1-3, 2015,
  • [27] A 111-149-GHz, Compact Power-combined Amplifier With 17.5-dBm Psat, 16.5% Psat, in 22-nm CMOS FD-SOI
    Chien, Jeff Shih-Chieh
    Buckwalter, James F.
    ESSCIRC 2022- IEEE 48TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2022, : 453 - 456
  • [28] A W-band Stacked FET Power Amplifier with 17 dBm Psat in 45-nm SOI CMOS
    Jayamon, Jefy
    Agah, Amir
    Hanafi, Bassel
    Dabag, Hayg
    Buckwalter, James
    Asbeck, Peter
    2013 IEEE TOPICAL CONFERENCE ON BIOMEDICAL WIRELESS TECHNOLOGIES, NETWORKS, AND SENSING SYSTEMS (BIOWIRELESS), 2013, : 79 - 81
  • [29] A W-band Stacked FET Power Amplifier with 17 dBm Psat in 45-nm SOI CMOS
    Jayamon, Jefy
    Agah, Amir
    Hanafi, Bassel
    Dabag, Hayg
    Buckwalter, James
    Asbeck, Peter
    2013 IEEE RADIO AND WIRELESS SYMPOSIUM (RWS), 2013, : 256 - 258
  • [30] A 28GHz >30dBm Output P1dB SPDT Switch with Integrated ESD Protection in CMOS 65nm
    Jang, Seunghyun
    Kong, Sunwoo
    Lee, Hui-Dong
    Park, Jeehoon
    Kim, Kwang-Seon
    Park, Bonghyuk
    2020 50TH EUROPEAN MICROWAVE CONFERENCE (EUMC), 2020,