Architecture driven filter transformations

被引:0
|
作者
Sharma, M [1 ]
Shanbhag, NR [1 ]
机构
[1] Univ Illinois, ECE Dept, Coordinated Sci Lab, Urbana, IL 61801 USA
来源
ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY | 2000年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present the Sum of Powers-Of-Two (SPOT) algorithm transformation that results in a high-speed IIR filter architecture by forcing the first few coefficients of the denominator polynomial to powers of two or sums of powers of two. The SPOT transform achieves the same result as achieved by conventional pipelining techniques such as scattered look-ahead and minimum order augmentation bur with significantly smaller pipelining overhead and similar sensitivity to coefficient quantization. For typical examples, the SPOT transform roughly saves 30% hardware complexity over existing techniques. Architectures for implementation of the transformed filter transfer functions have also been described.
引用
收藏
页码:601 / 604
页数:4
相关论文
共 50 条