Fault-aware communication mapping for NoCs with guaranteed latency

被引:13
|
作者
Manolache, Sorin [1 ]
Eles, Petru [1 ]
Peng, Zebo [1 ]
机构
[1] Linkoping Univ, Dept Comp & Informat Sci, S-58183 Linkoping, Sweden
关键词
networks-on-chip; communication synthesis; transient link failures;
D O I
10.1007/s10766-006-0029-7
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
As feature sizes shrink, transient failures of on-chip network links become a critical problem. At the same time, many applications require guarantees on both message arrival probability and response time. We address the problem of transient link failures by means of temporally and spatially redundant transmission of messages, such that designer-imposed message arrival probabilities are guaranteed. Response time minimisation is achieved by a heuristic that statically assigns multiple copies of each message to network links, intelligently combining temporal and spatial redundancy. Concerns regarding energy consumption are addressed in two ways. First, we reduce the total amount of transmitted messages, and, second, we minimise the application response time such that the resulted time slack can be exploited for energy savings through voltage reduction. The advantages of the proposed approach are guaranteed message arrival probability and guaranteed worst case application response time.
引用
收藏
页码:125 / 156
页数:32
相关论文
共 50 条
  • [1] Fault-aware Communication Mapping for NoCs with Guaranteed Latency
    Sorin Manolache
    Petru Eles
    Zebo Peng
    International Journal of Parallel Programming, 2007, 35 : 125 - 156
  • [2] Fault and energy-aware communication mapping with guaranteed latency for applications implemented on NoC
    Manolache, S
    Eles, P
    Peng, Z
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 266 - 269
  • [3] A communication-aware topological mapping technique for NoCs
    Tornero, Rafael
    Orduna, Juan N.
    Palesi, Maurizio
    Duato, Jose
    EURO-PAR 2008 PARALLEL PROCESSING, PROCEEDINGS, 2008, 5168 : 910 - 919
  • [4] Fault-Aware Group-Collective Communication Creation and Repair in MPI
    Rocco, Roberto
    Palermo, Gianluca
    EURO-PAR 2023: PARALLEL PROCESSING, 2023, 14100 : 47 - 61
  • [5] A Novel Low-Latency Regional Fault-Aware Fault-Tolerant Routing Algorithm for Wireless NoC
    Ouyang, Yiming
    Wang, Qi
    Ru, Mengxuan
    Liang, Huaguo
    Li, Jianhua
    IEEE ACCESS, 2020, 8 : 22650 - 22663
  • [6] Fault-Aware Application Management Protocols
    Brogi, Antonio
    Canciani, Andrea
    Soldani, Jacopo
    SERVICE-ORIENTED AND CLOUD COMPUTING, (ESOCC 2016), 2016, 9846 : 219 - 234
  • [7] Fault-Aware Neural Code Rankers
    Inala, Jeevana Priya
    Wang, Chenglong
    Yang, Mei
    Codas, Andres
    Encarnacion, Mark
    Lahiri, Shuvendu K.
    Musuvathi, Madanlal
    Gao, Jianfeng
    ADVANCES IN NEURAL INFORMATION PROCESSING SYSTEMS 35 (NEURIPS 2022), 2022,
  • [8] RETROFIT: Fault-Aware Wear Leveling
    Zhang, Jiangwei
    Kline, Donald, Jr.
    Fang, Long
    Melhem, Rami
    Jones, Alex K.
    IEEE COMPUTER ARCHITECTURE LETTERS, 2018, 17 (02) : 167 - 170
  • [9] Design and implementation of a modular, low latency, fault-aware, FPGA-based Network Interface
    Ammendola, Roberto
    Biagioni, Andrea
    Frezza, Ottorino
    Lo Cicero, Francesca
    Lonardo, Alessandro
    Paolucci, Pier Stanislao
    Rossetti, Davide
    Simula, Francesco
    Tosoratto, Laura
    Vicini, Piero
    2013 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2013,
  • [10] A Fault-Aware Toolchain Approach for FPGA Fault Tolerance
    Gupte, Adwait
    Vyas, Sudhanshu
    Jones, Phillip H.
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2015, 20 (02)