A variable-frequency parallel I/O interface with adaptive power-supply regulation

被引:70
|
作者
Wei, GY [1 ]
Kim, J
Liu, D
Sidiropoulos, S
Horowitz, MA
机构
[1] Stanford Univ, Comp Syst Lab, Stanford, CA 94305 USA
[2] Rambus Inc, Mountain View, CA 94040 USA
关键词
adaptive control; data communication; dc-dc power conversion; delay-locked loops; digital communication; integrated circuits; interchip communication; power supplies;
D O I
10.1109/4.881205
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power high-speed CMOS signaling interface that operates off of an adaptively regulated supply. A feedback loop adjusts the supply voltage on a chain of inverters until the delay through the chain is equal to half of the input period. This voltage is then distributed to the I/O subsystem through an efficient switching power-supply regulator, Dynamically scaling the supply with respect to frequency leads to a simple and robust design consisting mostly of digital CMOS gates, while enabling maximum energy efficiency. The interface utilizes high-impedance drivers for operation across a wide range of voltages and frequencies, a dual-loop delay-locked loop for accurate timing recovery, and an input receiver whose bandwidth tracks with the IIO frequency to filter out high-frequency noise. Test chips fabricated in a 0.35-mum CMOS technology achieve transfer rates of 0.2-1.0 Gb/s/pin with a regulated supply ranging from 1.3-3.2 V.
引用
收藏
页码:1600 / 1610
页数:11
相关论文
共 50 条