Design and Optimization of a 71 Gb/s Injection-Locked CDR

被引:2
|
作者
Mukherjee, Tonmoy S. [1 ]
Omer, Mohammad [1 ]
Kim, Jihwan [1 ]
Kornegay, Kevin T. [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
Low voltage logic (LVL); injection-locked VCO; open-loop locking; harmonic generator; periodogram; CIRCUIT; CLOCK;
D O I
10.1109/ISCAS.2009.5117714
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
High data rate wireline systems suffer from increasing complexity and design difficulty due to stringent system specifications and circuit and technology challenges. A methodology therefore must exist which allows circuit and system challenges to be dealt in an effective manner while paying close attention to the extensive coupling between these two domain. In this work we look at the problem of system and circuit design of a 71 Gb/s Clock and Data Recovery circuit (CDR) in a 180nm SiGe process. To provide power efficient and robust clock recovery (CR) circuits for this system, an injection locked CR block has been implemented, leading to a reduction in circuit components and power consumption over conventional CDRs. The design methodology is based on an iterative approach alternating between circuit and system level design optimization. The core of the circuit consumes 136mW from 3.3V supply. The total circuit consumes 514mW, including 60mW for the limiting amplifiers.
引用
收藏
页码:177 / 180
页数:4
相关论文
共 50 条
  • [1] A 16-Gb/s Injection-Locked CDR in Embedded Clock Receiver
    Kye, Chan-Ho
    Kang, Byung-Jun
    Jeong, Deog-Kyoon
    2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 506 - 508
  • [2] Design for injection-locked oscillator arrays
    Forma, G
    Laheurte, JM
    ELECTRONICS LETTERS, 1998, 34 (07) : 683 - 684
  • [3] A pattern-dependent injection-locked CDR for clock-embedded signaling
    Hong, Jaehyeong
    Baek, Dong Hoon
    Son, Hyunwoo
    Ahn, Cheolmin
    Kim, Byungsub
    Park, Hong-June
    Sim, Jae-Yoon
    MICROELECTRONICS JOURNAL, 2020, 96
  • [4] 40-Gb/s Direct Modulation of Optical Injection-Locked Photonic Crystal Laser
    Chen, Chin-Hui
    Takeda, Koji
    Shinya, Akihiko
    Nozaki, Kengo
    Sato, Tomonari
    Kawaguchi, Yoshihiro
    Notomi, Masaya
    Matsuo, Shinji
    2011 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2011,
  • [5] 40-Gb/s optical clock recovery using an injection-locked optoelectronic oscillator
    Tsuchida, H
    Suzuki, M
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2005, 17 (01) : 211 - 213
  • [6] A Half-Rate 100 Gb/s Injection-Locked Clock/Data Recovery Circuit
    Samavaty, Behzad
    Green, Michael M.
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,
  • [7] INJECTION-LOCKED DIVIDER
    黄成方
    JournalofElectronics(China), 1990, (01) : 37 - 44
  • [8] INJECTION-LOCKED OSCILLATORS
    JOCHEN, P
    NACHRICHTENTECHNISCHE ZEITSCHRIFT, 1970, 23 (10): : 537 - &
  • [9] A simple approach towards the design and optimization of A C-band injection-locked amplifier
    Chakravarty, T
    Kumar, A
    Basu, AK
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2003, 38 (06) : 488 - 491
  • [10] Design Principles of Injection-Locked Semiconductor Laser Structures
    Campuzano, Gabriel
    2008 2ND ICTON MEDITERRANEAN WINTER (ICTON-MW), 2008, : 206 - 206