A Novel Structure for Improving Erase Performance of Vertical Channel NAND Flash With an Indium-Gallium-Zinc-Oxide Channel

被引:20
|
作者
Choi, Seonjun [1 ]
Kim, Bongsueg [1 ]
Jeong, Jae Kyeong [1 ]
Song, Yun Heub [1 ]
机构
[1] Hanyang Univ, Dept Elect Engn, Seoul 04763, South Korea
基金
新加坡国家研究基金会;
关键词
Silicon; IP networks; Leakage currents; Doping; Transistors; Charge carrier processes; Photonic band gap; indium gallium zinc oxide (IGZO); polysilicon; SONOS devices; vertical channel nand flash;
D O I
10.1109/TED.2019.2942935
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a novel structure to solve the hole erase problem of Indium-Gallium-Zinc-Oxide (IGZO) channels. The proposed structures are an IGZO-nitride-P filler (INP) structure and an IGZO-P filler (IP) structure. In the simulations using both structures, stable operation and erase efficiency can be achieved in an INP structure when the nitride barrier thickness is 7 nm. The erase performance achieved exceeds that of the polysilicon channel under the same conditions. Conversely, if the nitride thickness exceeds 8 nm, the read operation becomes unstable. Therefore, nitride thickness is an important parameter in the operation of an INP structure, and its maximum value is 7 nm. For improving upon this INP structure, the nitride was removed to create an IP structure, in which, leakage currents could be limited by reducing doping concentration. In particular, such an IP structure showed that the maximum erase performance (2 ms) of the polysilicon channel can only be achieved at 2.3 mu s, and then the erase operation can continue. This result is due to lack of electron accumulation in the channel and their ability to move quickly through the filler directly connected to the IGZO channel. As a result, both proposed structures have shown that low erase performance can be overcome without sacrificing the excellent leakage current blocking characteristics of IGZO material.
引用
收藏
页码:4739 / 4744
页数:6
相关论文
共 50 条
  • [41] Improving Performance of Tin-Doped-Zinc-Oxide Thin-Film Transistors by Optimizing Channel Structure
    Zhuofa Chen
    Dedong Han
    Xing Zhang
    Yi Wang
    Scientific Reports, 9
  • [42] Improving Performance of Tin-Doped-Zinc-Oxide Thin-Film Transistors by Optimizing Channel Structure
    Chen, Zhuofa
    Han, Dedong
    Zhang, Xing
    Wang, Yi
    SCIENTIFIC REPORTS, 2019, 9 (1)
  • [43] Electrical characteristics and short-channel effect of c-axis aligned crystal indium gallium zinc oxide transistor with short channel length
    Kobayashi, Yoshiyuki
    Matsuda, Shinpei
    Matsubayashi, Daisuke
    Suzawa, Hideomi
    Sakakura, Masayuki
    Hanaoka, Kazuya
    Okazaki, Yutaka
    Yamamoto, Tsutomu
    Hondo, Suguru
    Hamada, Takashi
    Sasagawa, Shinya
    Nagai, Masaharu
    Hata, Yuki
    Maruyama, Tetsunori
    Yamamoto, Yoshitaka
    Yamazaki, Shunpei
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2014, 53 (04)
  • [44] Influences of channel metallic composition on indium zinc oxide thin-film transistor performance
    Yao, Qijun
    Li, Shuxin
    Zhang, Qun
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2011, 26 (08)
  • [45] A novel Uniform-Channel-Program-Erase (UCPE) flash EEPROM using an isolated P-well structure
    Li, CNB
    Farenc, D
    Singh, R
    Yater, J
    Liu, S
    Chang, CL
    Bagchi, S
    Chen, K
    Ingersoll, P
    Chang, KT
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 779 - 782
  • [46] The electrical, optical, and structural properties of amorphous indium gallium zinc oxide films and channel thin-film transistors
    Jung, C. H.
    Kang, H. I.
    Yoon, D. H.
    SOLID-STATE ELECTRONICS, 2013, 79 : 125 - 129
  • [47] Threshold voltage dependence on channel length in amorphous-indium-gallium-zinc-oxide thin-film transistors
    Kang, Dong Han
    Han, Ji Ung
    Mativenga, Mallory
    Ha, Su Hwa
    Jang, Jin
    APPLIED PHYSICS LETTERS, 2013, 102 (08)
  • [48] Room temperature pulsed laser deposited indium gallium zinc oxide channel based transparent thin film transistors
    Suresh, Arun
    Wellenius, Patrick
    Dhawan, Anuj
    Muth, John
    APPLIED PHYSICS LETTERS, 2007, 90 (12)
  • [49] Vertical Channel NAND Flash Structure using DSCG(Double-Side-Control-Gate) to Reduce Cell to Cell Interference
    Choi, Seonjun
    Song, Yun-heub
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2018, 18 (06) : 714 - 722
  • [50] Chemical Stability and Electrical Performance of Dual-Active-Layered Zinc -Tin-Oxide/Indium-Gallium-Zinc-Oxide Thin-Film Transistors Using a Solution Process
    Kim, Chul Ho
    Rim, You Seung
    Kim, Hyun Jae
    ACS APPLIED MATERIALS & INTERFACES, 2013, 5 (13) : 6108 - 6112