Floorplan Driven High Level Synthesis for Crosstalk Noise Minimization in Macro-cell based Designs

被引:5
|
作者
Sankaran, Hariharan [1 ]
Katkoori, Srinivas [1 ]
机构
[1] Univ S Florida, Dept Comp Sci & Engn, Tampa, FL 33620 USA
关键词
D O I
10.1109/ISVLSI.2009.59
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In DSM regime, due to higher interconnect densities, the coupling noise between adjacent signals is aggravated and can lead to many timing violations. In traditional high-level synthesis (HLS), due to lack detailed physical details, it is difficult to accurately estimate crosstalk. Crosstalk minimization is typically done during routing, which makes it computationally expensive to be used within an iterative design flow In this paper we propose a floorplan driven high-level synthesis framework for minimizing crosstalk in a bus-based architecture. The proposed framework employs a Simulated Annealing engine to simultaneously explore HLS (scheduling, allocation, and binding) and floorplan (module swap, module move, and module rotate) subspaces. The effect of a high-level decision is evaluated by updating the floorplan and identifying crosstalk prone buses (i.e., those buses exceeding L-crit). The primary goal is to minimize the number of crosstalk violations with minimum area and latency overheads. We have validated the approach by synthesizing netlists down to layout-level using Cadence-SOC encounter followed by detailed crosstalk noise analysis using Cadence Celtic. Experimental results for three DSP benchmarks (DCT, EWF, and FFT) demonstrate that the proposed approach can reduce crosstalk violations by as much as 96% (in 180 nm technology node) with an average reduction of 75% over the designs synthesized with traditional sequential flow.
引用
收藏
页码:274 / 279
页数:6
相关论文
共 32 条
  • [1] Floorplan driven high level synthesis for crosstalk noise minimization in macro-cell based designs
    Department of Computer Science and Engineering, University of South Florida, United States
    Proc. IEEE Comput. Soc. Annu. Symp. VLSI, ISVLSI, 1600, (274-279):
  • [2] A Floorplan-Driven High-Level Synthesis Algorithm for Multiplexer Reduction Targeting FPGA Designs
    Fujiwara, Koichi
    Kawamura, Kazushi
    Abe, Shin-ya
    Yanagisawa, Masao
    Togawa, Nozomu
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2015, E98A (07) : 1392 - 1405
  • [3] A progressive two-stage global routing for macro-cell based designs
    Alkan, C
    Chen, T
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 777 - 780
  • [4] On-Chip Dynamic Worst-Case Crosstalk Pattern Detection and Elimination for Bus-based Macro-cell Designs
    Sankaran, Hariharan
    Katkoori, Srinivas
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 33 - 39
  • [5] Floorplan-Driven Multivoltage High-Level Synthesis
    Xing, Xianwu
    Jong, Ching Chuen
    VLSI DESIGN, 2009,
  • [6] Interconnection-Delay and Clock-Skew Estimate Modelings for Floorplan-Driven High-Level Synthesis Targeting FPGA Designs
    Fujiwara, Koichi
    Kawamura, Kazushi
    Yanagisawa, Masao
    Togawa, Nozomu
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2016, E99A (07) : 1294 - 1310
  • [7] A Floorplan-Aware High-level Synthesis Algorithm for Multiplexer Reduction Targeting FPGA Designs
    Fujiwara, Koichi
    Abe, Shinya
    Kawamura, Kazushi
    Yanagisawa, Masao
    Togawa, Nozomu
    2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 244 - 247
  • [8] Performance-driven High-level Synthesis with floorplan for GDR Architectures and its Evaluation
    Ohchi, Akira
    Togawa, Nozomu
    Yanagisawa, Masao
    Ohtsuki, Tatsuo
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 921 - 924
  • [9] Floorplan Driven Architecture and High-Level Synthesis Algorithm for Dynamic Multiple Supply Voltages
    Abe, Shin-ya
    Shi, Youhua
    Usami, Kimiyoshi
    Yanagisawa, Masao
    Togawa, Nozomu
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2013, E96A (12) : 2597 - 2611
  • [10] A Floorplan-Driven High-Level Synthesis Algorithm with Multiple-Operation Chainings based on Path Enumeration
    Terada, Kotaro
    Yanagisawa, Masao
    Togawa, Nozomu
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2129 - 2132