A Low Power Comparator Design for Analog-to-Digital Converter Using MTSCStack and DTTS Techniques

被引:0
|
作者
Krishnan, Pragash Mayar [1 ]
Mustaffa, Mohd Tafir [1 ]
机构
[1] Univ Sains Malaysia, Sch Elect & Elect Engn, Engn Campus, Nibong Tebal 14300, Pulau Pinang, Malaysia
来源
9TH INTERNATIONAL CONFERENCE ON ROBOTIC, VISION, SIGNAL PROCESSING AND POWER APPLICATIONS: EMPOWERING RESEARCH AND INNOVATION | 2017年 / 398卷
关键词
MTSCStack; DTTS; Stacking; Dual threshold; Comparator; Low power;
D O I
10.1007/978-981-10-1721-6_5
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a low power comparator using Multi Threshold Super Cut-off Stack (MTSCStack) and Dual Threshold Transistor Stacking (DTTS) techniques using a 130 nm CMOS process technology. MTSCStack is proposed in order to decrease the leakage power in active mode and retaining the logic state of the comparator during the idle state. On the other hand, DTSS is proposed to decrease the leakage current with less impact on the delay. Based on the results, the total power consumption especially dynamic power has been reduced significantly by decreasing the VDD of the comparator. The static power and dynamic power of the post-layout proposed comparator is 797 pW and 17.55 mu W respectively with delay of 1.08 ns.
引用
收藏
页码:37 / 45
页数:9
相关论文
共 50 条
  • [41] DESIGN OF SFQ-COUNTING ANALOG-TO-DIGITAL CONVERTER
    LIN, JC
    SEMENOV, VK
    LIKHAREV, KK
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1995, 5 (02) : 2252 - 2259
  • [42] Comparator-based switched-capacitor pipelined analog-to-digital converter with comparator preset, and comparator delay compensation
    Carsten Wulff
    Trond Ytterdal
    Analog Integrated Circuits and Signal Processing, 2011, 67 : 31 - 40
  • [43] DESIGN OF AN ANALOG-TO-DIGITAL CONVERTER WITH A CONSTANT RELATIVE ERROR
    FILIPPOV, NA
    MEASUREMENT TECHNIQUES, 1974, 17 (12) : 1824 - 1827
  • [44] A Low-Power Single-Slope Analog-to-Digital Converter with Digital PVT Calibration
    Osaki, Yuji
    Hirose, Tetsuya
    Tsubaki, Keishi
    Kuroki, Nobutaka
    Numa, Masahiro
    2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 613 - 616
  • [45] Design of SFQ-counting analog-to-digital converter
    Lin, J.C.
    Semenov, V.K.
    Likharev, K.K.
    IEEE Transactions on Applied Superconductivity, 1995, 5 (2 pt 3): : 2252 - 2259
  • [46] A combined low power SAR capacitance-to-digital analog-to-digital converter for multisensory system
    Hui Jiang
    Ziqiang Wang
    Chun Zhang
    Hanjun Jiang
    Zhihua Wang
    Analog Integrated Circuits and Signal Processing, 2013, 75 : 311 - 322
  • [47] A Combined Low Power SAR Capacitance-to-Digital/Analog-to-Digital Converter for Multisensory System
    Jiang, Hui
    Wang, Ziqiang
    Liu, Liyuan
    Zhang, Chun
    Wang, Zhihua
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 1000 - 1003
  • [48] A combined low power SAR capacitance-to-digital analog-to-digital converter for multisensory system
    Jiang, Hui
    Wang, Ziqiang
    Zhang, Chun
    Jiang, Hanjun
    Wang, Zhihua
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 75 (02) : 311 - 322
  • [49] COMBINED ANALOG-TO-DIGITAL CONVERTER
    KLIMOVICH, SU
    BORISYUK, LA
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1991, 34 (04) : 847 - 848
  • [50] Optical analog-to-digital converter
    Sokolov, SV
    JOURNAL OF OPTICAL TECHNOLOGY, 1997, 64 (06) : 565 - 568