Fast on-chip inductance extraction of VLSI including angled interconnects

被引:0
|
作者
Kurokawa, A [1 ]
Hachiya, K
Sato, T
Tokumasu, K
Masuda, H
机构
[1] STARC, Yokohama, Kanagawa 2220033, Japan
[2] NEC Corp Ltd, Kawasaki, Kanagawa 2118666, Japan
[3] Hitachi Ltd, Kodaira, Tokyo 1878588, Japan
关键词
inductance; parasitic extraction; VLSI interconnect; geometric mean distance; skin effect;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A formula-based approach for extracting the inductance of on-chip VLSI interconnections is presented. All of the formulae have been previously proposed and are well-known, but the degrees of accuracy they provide in this context have not previously been examined. The accuracy of the equations for a 0.1 mum technology node is evaluated through comparison of their results with those of 3-D field solvers. Comprehensive evaluation has proven that the maximum relative error of self- and mutual inductances as calculated by the formulae are less than 5% for parallel wires and less than 13% for angled wires, when wire width is limited to no more than 10 times the minimum. When applied to a realistic example with 43 wire segments, a program using the formula-based approach extracts values more than 60 times faster than a 3-D field solver.
引用
收藏
页码:841 / 845
页数:5
相关论文
共 50 条
  • [1] On-chip inductance modeling and RLC extraction of VLSI interconnects for circuit simulation
    Qi, XN
    Wang, GF
    Yu, ZP
    Dutton, RW
    Young, T
    Chang, N
    [J]. PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 487 - 490
  • [2] Importance of on-chip inductance in designing RLC VLSI interconnects
    Awwad, FR
    Lammoshi, T
    Nekili, M
    [J]. ICM 2002: 14TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2002, : 177 - 180
  • [3] Inductance Modeling for On-Chip Interconnects
    Shang-Wei Tu
    Wen-Zen Shen
    Yao-Wen Chang
    Tai-Chen Chen
    Jing-Yang Jou
    [J]. Analog Integrated Circuits and Signal Processing, 2003, 35 : 65 - 78
  • [4] Inductance analysis of on-chip interconnects
    Kundu, S
    Ghoshal, U
    [J]. EUROPEAN DESIGN & TEST CONFERENCE - ED&TC 97, PROCEEDINGS, 1997, : 252 - 255
  • [5] Inductance modeling for on-chip interconnects
    Tu, SW
    Shen, WZ
    Chang, YW
    Chen, TC
    Jou, JY
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2003, 35 (01) : 65 - 78
  • [6] Inductance modeling for on-chip interconnects
    Tu, SW
    Shen, WZ
    Chang, YW
    Chen, TC
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 787 - 790
  • [7] On the extraction of on-chip inductance
    Ismail, YI
    Friedman, EG
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2003, 12 (01) : 31 - 40
  • [8] An efficient inductance modeling for on-chip interconnects
    He, L
    Chang, N
    Lin, S
    Nakagawa, OS
    [J]. PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 457 - 460
  • [9] Loop-based inductance extraction and modeling for multiconductor on-chip interconnects
    Yu, S
    Petranovic, DM
    Krishnan, S
    Lee, K
    Yang, CY
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (01) : 135 - 145
  • [10] On-chip interconnect inductance extraction using fast multipole method
    Wang, Xiao-Li
    Luo, Xian-Jue
    [J]. Zhongguo Dianji Gongcheng Xuebao/Proceedings of the Chinese Society of Electrical Engineering, 2008, 28 (24): : 147 - 152