An 8-bit 1Gsps CMOS pipeline ADC

被引:1
|
作者
Kim, YJ [1 ]
Koo, JH [1 ]
Yun, WJ [1 ]
Lim, SI [1 ]
Kim, S [1 ]
机构
[1] Korea Univ, Dept Elect, Seoul, South Korea
关键词
D O I
10.1109/APASIC.2004.1349520
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An 8-bit 1Gsamples/s CMOS pipeline ADC(analog to digital converter) is designed with an open loop circuit design technique. To achieve the 1 GHz sampling rate, an interleaving technique is used. To get low power consumption and small die area, common blocks, such as, a reference string, bias blocks, interpolation amplifiers and pre-amplifiers in comparator are shared. At the 1GHz sampling rate, simulation results show that the power consumption is 400mW including digital logic with a power supply of 1.8V and the SNDR of 45dB with an input frequency of 207MHz. The proposed ADC was designed with 0.18um 6-Metal 1-Poly CMOS process and occupies an die area of 800um x 950um. The prototype device is now under fabrication.
引用
收藏
页码:424 / 425
页数:2
相关论文
共 50 条
  • [41] 8-bit Folding ADC Based on Switched Capacitor
    Costa, Wendell E. M.
    Rodrigues, Sabiniano A.
    Freire, Raimundo C. S.
    Catunda, Sebastian Yuri
    de Sousa, Fernando Rangel
    2013 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE (I2MTC), 2013, : 1559 - 1563
  • [42] An 8-bit, 200 MSPS folding and interpolating ADC
    Moldsvor, O
    Ostrem, GS
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1998, 15 (01) : 37 - 47
  • [43] An 8-bit, 200 MSPS Folding and Interpolating ADC
    Øystein Moldsvor
    Geir S. Østrem
    Analog Integrated Circuits and Signal Processing, 1998, 15 : 37 - 47
  • [44] FLASHY 8-BIT ADC SAMPLES AT 25 MHZ
    GOODENOUGH, F
    ELECTRONIC DESIGN, 1986, 34 (11) : 65 - &
  • [45] 1.5-V 10-Ms/s 8-bit Pipeline ADC in 0.13 μm CMOS Using Metal Fringe Capacitor
    Ge, Fuding
    Kellar, Scot
    Thomas, Brent
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 133 - 136
  • [46] An 8-bit 250MSPS CMOS pipelined ADC using open-loop architecture
    Koo, JH
    Kim, YJ
    Kim, SH
    Yun, WJ
    Lim, SI
    Kim, S
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 94 - 97
  • [47] MDAC Design for an 8-bit 40 MS/s Pipelined ADC in a 0.18μm CMOS Process
    Dendouga, Abdelghani
    Oussalah, Slimane
    Lakhdar, Nacereddine
    Lakehal, Brahim
    2018 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRICAL ENGINEERING (ICCEE), 2018, : 160 - 162
  • [48] 8-Bit High Speed, Power Efficient SAR ADC Designed in 90 nm CMOS Technology
    Singh, Vijay Pratap
    Sharma, Gaurav Kumar
    Shukla, Aasheesh
    2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,
  • [49] A 160mV 670nW 8-bit SAR ADC in 0.13μm CMOS
    Zhou, Xiong
    Li, Qiang
    2012 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2012,
  • [50] VLSI PROCESS COMPATIBLE 8-BIT CMOS DAC
    SAUL, PH
    HOWARD, DW
    GREENWOOD, CJ
    IEE PROCEEDINGS-I COMMUNICATIONS SPEECH AND VISION, 1985, 132 (02): : 99 - 101