Modular test generation and concurrent transparency-based test translation using gate-level ATPG

被引:0
|
作者
Makris, Y [1 ]
Orailoglu, A [1 ]
Vishakantaiah, P [1 ]
机构
[1] Univ Calif San Diego, CSE Dept, La Jolla, CA 92093 USA
关键词
D O I
10.1109/CICC.2000.852621
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We introduce a hierarchical test generation methodology for modular designs, employing exclusively gate-level ATPG. Based on the notion of modular transparency, the search space of the design is reduced to alleviate the complexity of gate-level test generation. Although ATPG is applied at the full circuit, faults in each module are targeted individually, while the surrounding modules are replaced by their much simpler, transparency-equivalent logic. As analyzed theoretically and as demonstrated through a set of experimental data, the proposed methodology results in significant test generation speed-up, while preserving comparable fault coverage and vector count to full-circuit gate-level ATPG.
引用
收藏
页码:75 / 78
页数:4
相关论文
共 50 条
  • [1] Transparency-based hierarchical test generation for modular RTL designs
    Makris, Y
    Collins, J
    Orailoglu, A
    Vishakantaiah, P
    [J]. ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 689 - 692
  • [2] Guided Gate-level ATPG for Sequential Circuits using a High-level Test Generation Approach
    Alizadeh, Bijan
    Fujita, Masahiro
    [J]. 2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 420 - 425
  • [3] Improving gate-level ATPG by traversing concurrent EFSMs
    Di Guglielmo, Giuseppe
    Fummi, Franco
    Marconcini, Cristina
    Pravadelli, Graziano
    [J]. 24TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2006, : 172 - +
  • [4] Improving ATPG gate-level fault coverage by using test vectors generated from behavioral HDL descriptions
    Krug, Margrit Reni
    Lubaszewski, Marcelo Soares
    Moraes, Marcelo de Souza
    [J]. IFIP VLSI-SOC 2006: IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION & SYSTEM-ON-CHIP, 2006, : 314 - +
  • [5] Test generation at the algorithm-level for gate-level fault coverage
    Bareisa, Eduardas
    Jusas, Vadus
    Motiejunas, Kestutis
    Seinauskas, Rimantas
    [J]. MICROELECTRONICS RELIABILITY, 2008, 48 (07) : 1093 - 1101
  • [6] Fast test generation for circuits with RTL and gate-level views
    Ravi, S
    Jha, NK
    [J]. INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 1068 - 1077
  • [7] Fast sequential circuit test generation using high-level and gate-level techniques
    Rudnick, EM
    Vietti, R
    Ellis, A
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 570 - 576
  • [8] Spectral RTL test generation for gate-level stuck-at faults
    Yogi, Nitin
    Agrawal, Vishwani D.
    [J]. PROCEEDINGS OF THE 15TH ASIAN TEST SYMPOSIUM, 2006, : 83 - +
  • [9] Fault coverage and fault efficiency of transistor shorts using gate-level simulation and test generation
    Higami, Yoshinobu
    Saluja, Kewal K.
    Takahashi, Hiroshi
    Takamatsu, Yuzo
    [J]. 20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 781 - +
  • [10] TAM design and optimization for transparency-based SoC test
    Yoneda, Tomokazu
    Shuto, Akiko
    Ichihara, Hideyuki
    Inoue, Tomoo
    Fujiwara, Hideo
    [J]. 25TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2007, : 381 - +