A Low Power Current-Mode Flash ADC with Spin Hall Effect based Multi-Threshold Comparator

被引:11
|
作者
He, Zhezhi [1 ]
Fan, Deliang [1 ]
机构
[1] Univ Cent Florida, Dept Elect & Comp Engn, Orlando, FL 32816 USA
关键词
Flash ADC; Spin Hall Effect; multi-threshold Comparator;
D O I
10.1145/2934583.2934642
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Current-mode Analog-to-Digital Converter (ADC) has drawn many attentions due to its high operating speed, power and ground noise immunity, and etc. However, 2(n) - 1 comparators are required in traditional n-bit current-mode ADC design, leading to inevitable high power consumption and large chip area. In this work, we propose a low power and compact current mode Multi-Threshold Comparator (MTC) based on giant Spin Hall E.ect (SHE). The two threshold currents of the proposed SHE-MTC are 200 mu A and 250 mu A with 1ns switching time, respectively. The proposed current-mode hybrid spin-CMOS flash ADC based on SHE-MTC reduces the number of comparators almost by half (2(n-1)), thus correspondingly reducing the required current mirror branches, total power consumption and chip area. Moreover, due to the non-volatility of SHE-MTC, the front-end analog circuits can be switched o. when it is not required to further increase power efficiency. The device dynamics of SHE-MTC is simulated using a numerical device model based on Landau-Lifshitz-Gilbert (LLG) equation with Spin-Transfer Torque (STT) term and SHE term. The device-circuit co-simulation in SPICE (45nm CMOS technology) have shown that the average power dissipation of proposed ADC is 1.9mW, operating at 500MS/s with 1.2V power supply. The INL and DNL are in the range of 0.23LSB and 0.32LSB, respectively.
引用
收藏
页码:314 / 319
页数:6
相关论文
共 48 条
  • [31] A CNFET-based hybrid multi-threshold 1-bit full adder design for energy efficient low power applications
    Maleknejad, Mojtaba
    Mohammadi, Somayyeh
    Navi, Keivan
    Naji, Hamid Reza
    Hosseinzadeh, Mehdi
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2018, 105 (10) : 1753 - 1768
  • [32] DESIGN OF LOW-VOLTAGE AND LOW-POWER FULLY INTEGRATED FILTER BASED ON LOG-DOMAIN CURRENT-MODE INTEGRATOR
    Li Shutao Wang Yaonan Wu Jie (College of Electrical and Information Engineering
    JournalofElectronics(China), 2001, (04) : 346 - 350
  • [33] A general purpose, low power, analog integrated image edge detector, based on a current-mode Gaussian function circuit
    Georgios Gennis
    Vassilis Alimisis
    Christos Dimas
    Paul Peter Sotiriadis
    Analog Integrated Circuits and Signal Processing, 2023, 114 : 195 - 206
  • [34] A low-power asymmetric source driver level converter based current-mode signaling scheme for global interconnects
    Narasimhan, A
    Srinivasaraghavan, B
    Sridhar, R
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 491 - 494
  • [35] A general purpose, low power, analog integrated image edge detector, based on a current-mode Gaussian function circuit
    Gennis, Georgios
    Alimisis, Vassilis
    Dimas, Christos
    Sotiriadis, Paul Peter
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2023, 114 (02) : 195 - 206
  • [36] Low-Voltage Low-Power CMOS-Based Current-Mode Implementation of Digital Logic Gates and Combinational Circuits
    Gupta, Prabhat
    Banerjee, Raina
    Sharma, Ravish
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (12)
  • [37] Strained Si on Insulator as Potential Material for Forced Stacked Multi-threshold FinFET Based Inverter Considering Ultra Low-Power Applications
    Singh, Sangeeta
    Dubey, Shashank
    Kharwar, Saurabh
    Kondekar, P. N.
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2019, 20 (04) : 364 - 370
  • [38] Strained Si on Insulator as Potential Material for Forced Stacked Multi-threshold FinFET Based Inverter Considering Ultra Low-Power Applications
    Sangeeta Singh
    Shashank Dubey
    Saurabh Kharwar
    P. N. Kondekar
    Transactions on Electrical and Electronic Materials, 2019, 20 : 364 - 370
  • [39] Analysis and Design of a Low-Voltage Low-Power High SNDR Current-Mode Sample and Hold Circuit Based on CMOS Technology
    Yu, Fei
    Gao, Lei
    Cai, Shuo
    Du, Sichun
    WIRELESS PERSONAL COMMUNICATIONS, 2024, 137 (01) : 615 - 629
  • [40] Low-voltage Low-power current-mode square-root circuit based on Quasi-floating gate technique
    Aloui, Imen
    Hassen, Nejib
    Nouet, Pascal
    Besbes, Kamel
    PROCEEDINGS OF THE 2020 17TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD 2020), 2020, : 761 - 764