Rapid Design Space Exploration of a Reconfigurable Instruction-Set Processor

被引:0
|
作者
Mehdipour, Farhad [1 ]
Noori, Hamid [2 ]
Inoue, Koji [1 ]
Murakami, Kazuaki [1 ]
机构
[1] Kyushu Univ, Sch Informat Sci & Elect Eng, Fukuoka 8190395, Japan
[2] Univ Tehran, Sch Elect & Comp Engn, Coll Engn, Tehran 14174, Iran
关键词
reconfigurable instruction-set processor; analytical modeling; design space exploration; data flow graph accelerator;
D O I
10.1587/transfun.E92.A.3182
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multitude parameters in the design process of a reconfigurable instruction-set processor (RISP) may lead to a large design space and remarkable complexity. Quantitative design approach uses the data collected from applications to satisfy design constraints and optimize the design goals while considering the applications' characteristics; however it highly depends on designer observations and analyses. Exploring design space can be considered as an effective technique to find a proper balance among various design parameters. Indeed, this approach would be computationally expensive when the performance evaluation of the design points is accomplished based on the synthesis-and-simulation technique. A combined analytical and simulation-based model (CAnSO**) is proposed and validated for performance evaluation of a typical RISP. The proposed model consists of an analytical core that incorporates statistics collected from cycle-accurate simulation to make a reasonable evaluation and provide a valuable insight. CAnSO has clear speed advantages and therefore it can be used for casing a Cumbersome design space exploration of a reconfigurable RISP processor and quick performance evaluation of slightly modified architectures.
引用
收藏
页码:3182 / 3192
页数:11
相关论文
共 50 条
  • [1] Design exploration with an application-specific instruction-set processor for ELA deinterlacing
    Mbaye, Maria
    Lebel, Dany
    Belanger, Normand
    Savaria, Yvon
    Pierre, Samuel
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4607 - +
  • [2] PROCESSOR RECONFIGURATION THROUGH INSTRUCTION-SET METAMORPHOSIS
    ATHANAS, PM
    SILVERMAN, HF
    [J]. COMPUTER, 1993, 26 (03) : 11 - 18
  • [3] A Reconfigurable Application-specific Instruction-set Processor for Fast Fourier Transform Processing
    Hussain, Waqar
    Chen, Xiaolin
    Ascheid, Gerd
    Nurmi, Jari
    [J]. PROCEEDINGS OF THE 2013 IEEE 24TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 13), 2013, : 339 - 345
  • [4] Intelligent Reconfigurable Instruction Set Processor (IRISP) design
    Aziz-Ur-Rehaman
    Syed, Aqeel A.
    Iqbal, M. Aqeel
    [J]. INMIC 2007: PROCEEDINGS OF THE 11TH IEEE INTERNATIONAL MULTITOPIC CONFERENCE, 2007, : 116 - 121
  • [5] Memory models for an Application-Specific Instruction-Set Processor design flow
    Wu, Jiying
    Lin, Chijie
    Chen, Desheng
    Wang, Yiwen
    [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS, 2008, : 471 - 478
  • [6] FPGA wavelet processor design using language for instruction-set Architectures (LISA)
    Meyer-Baese, Uwe
    Vera, Alonzo
    Rao, Suhasini
    Lenk, Karl
    Pattichis, Marios
    [J]. INDEPENDENT COMPONENT ANALYSES, WAVELETS, UNSUPERVISED NANO-BIOMIMETIC SENSORS, AND NEURAL NETWORKS V, 2007, 6576
  • [7] VSIP : Implementation of video specific instruction-set processor
    Kim, Sung D.
    Flynn, Choong J.
    Sunwoo, Myung H.
    [J]. 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1075 - +
  • [8] The Design of Reconfigurable Instruction Set Processor Based on ARM Architecture
    Yin, Jinyong
    Xu, Zhenpeng
    Fang, Xinmo
    Zhou, Xihao
    [J]. ADVANCED COMPUTER ARCHITECTURE, 2018, 908 : 66 - 78
  • [9] Instruction-set extension for cryptographic applications on reconfigurable platform
    Majzoub, Sohaib
    Diab, Hassan
    [J]. 6TH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2006, : 173 - +
  • [10] Instruction-set extension for cryptographic applications on reconfigurable platform
    Majzoub, S.
    Diab, H.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2007, 16 (06) : 911 - 927