Dynamic Foreground Calibration of Binary-Weighted Current-Steering DAC

被引:3
|
作者
Monfaredi, Khalil [1 ]
Jan Mohammadi, Sara [1 ]
机构
[1] Azarbaijan Shahid Madani Univ, Engn Fac, Dept Elect & Elect Engn, Tabriz, Iran
关键词
Binary-weighted; Current-steering DAC; Dynamic foreground calibration; Intrinsic positive feedback-enabled deglitcher; Serial calibration;
D O I
10.1007/s40998-019-00198-3
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a novel versatile calibration technique is proposed for current-steering binary-weighted DACs. This work is motivated by the fact that, in spite of the relative tendency to utilize the binary-weighted converters, there are very few calibration techniques dealing with their matching accuracy and transient performance. The introduced calibration technique can dynamically calibrate the DAC, in an arbitrary and repeated manner whenever needed. The system utilizes two clock pulses: the slow one for calibration and the other high-speed pulse for normal operation. The proposed calibration structure can strictly eliminate transistor mismatch-induced errors incorporating a unique calibration block utilized in an algorithmic manner for all current blocks. Implementing a configurable triple-path scheme, the current reference is updated by summing all of the adjusted LSB currents up, to calibrate the next upper MSB current. The transient behavior is improved due to the built-in intrinsic positive feedback-enabled deglitcher. Introducing tremendous overall current error as high as 125 LSB to the binary current blocks, the performance of the proposed calibration technique is validated for a 10-bit DAC by Cadence simulations utilizing TSMC 180-nm CMOS technology applying sampling frequency of 125 MHz for 1.8 V supply voltage and 500 nA LSB current.
引用
收藏
页码:699 / 716
页数:18
相关论文
共 50 条
  • [21] Performance optimization of binary weighted current-steering D/A converters
    Stehr, G
    Szidarovszky, F
    Palusinski, OA
    Anderson, D
    APPLIED MATHEMATICS AND COMPUTATION, 2001, 119 (2-3) : 339 - 347
  • [22] A Novel Glitch Reduction Circuitry for Binary-Weighted DAC
    Chou, Fang-Ting
    Chen, Chia-Min
    Chen, Zong-Yi
    Hung, Chung-Chih
    2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 240 - 243
  • [23] Current-Steering DAC Linearisation by Impedance Transformation
    Mueller, Stefan
    Hanay, Oner
    Negra, Renato
    2016 2ND IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2016,
  • [24] Alternative structures of a segmented current-steering DAC
    Yenuchenko, Mikhail S.
    2018 INTERNATIONAL SYMPOSIUM ON CONSUMER TECHNOLOGIES (ISCT), 2018, : 14 - 17
  • [25] A switch-decoded current-steering DAC
    Hu, Rongbin
    Zhang, Xiaoying
    2015 INTERNATIONAL CONFERENCE ON OPTOELECTRONICS AND MICROELECTRONICS (ICOM), 2015, : 240 - 243
  • [26] A BINARY-WEIGHTED CURRENT DECODER
    SMURA, EJ
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1957, 1 (04) : 357 - 362
  • [27] Digital Calibration Algorithm for Half-Unary Current-Steering DAC for Linearity Improvement
    Mohyar, Shaiful Nizam
    Kobayashi, Haruo
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 60 - 61
  • [28] A digital calibration for a 16-bit, 400-MHz current-steering DAC
    Pirkkalaniemi, J
    Kosunen, M
    Waltari, M
    Halonen, K
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 297 - 300
  • [29] Gradient error compensation of current sources in current-steering DAC
    Tang, Hualian
    Zhuang, Yiqi
    Xi, Wang
    Zhang, Li
    Huazhong Keji Daxue Xuebao (Ziran Kexue Ban)/Journal of Huazhong University of Science and Technology (Natural Science Edition), 2013, 41 (09): : 22 - 27
  • [30] Current-steering DAC for urinary bladder volume measurement
    Shimizu A.
    Noguchi T.
    Ishikawa Y.
    Fukai S.
    IEEJ Transactions on Electronics, Information and Systems, 2019, 139 (05) : 632 - 633