HCI/BTI COUPLED MODEL: THE PATH FOR ACCURATE AND PREDICTIVE RELIABILITY SIMULATIONS

被引:0
|
作者
Cacho, F. [1 ]
Mora, P. [1 ]
Arfaoui, W. [1 ]
Federspiel, X. [1 ]
Huard, V. [1 ]
机构
[1] STMicroelectronics, 850 Rue Jean Monnet, F-38926 Crolles, France
关键词
Reliability; Hot Carrier Injection Degradation; Bias Temperature Instability; Design-in-Reliability Simulation; Interaction between Mechanisms;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The standard qualification of CMOS Wafer Level Reliability by manufacturers consists in qualifying BTI mechanism from one side and HCI from another side independently. Their respective degradation are then assumed to be additive. Here, we study the interaction between both mechanisms through alternative stress sequences at device level and also in ring oscillators. Interaction formalism is proposed and implemented in Design-in-Reliability simulation framework. While two ageing mechanisms co-exist and are interacting, we consider the origin of mechanisms (non-conducting HCI, low-E HCI.) and quantify the weight of coupling. We also point out that without this interaction consideration in Design-in-Reliability simulation, results are significantly inaccurate and pessimistic. Finally, we present degradation results for a large amount of standard cell RO-based at package level, at different stress/time conditions and conclude that this feature of simulation is a must have in logic Design Platform characterization in order to avoid overestimation of timing degradation.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Investigation of CMOS reliability in 28 nm through BTI and HCI extraction
    Coutet, Julien
    Marc, Francois
    Clement, Jean-Claude
    MICROELECTRONICS RELIABILITY, 2023, 146
  • [2] Reliability Analysis of a Delay-Locked Loop Under HCI and BTI Degradation
    Dhar, Tonmoy
    Sapatnekar, Sachin S.
    2019 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2019,
  • [3] System-Level Modeling of Microprocessor Reliability Degradation Due to BTI and HCI
    Chen, Chang-Chih
    Cha, Soonyoung
    Liu, Taizhi
    Milor, Linda
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [4] When processors get old: Evaluation of BTI and HCI effects on performance and reliability
    Sandionigi, Chiara
    Heron, Olivier
    Bertolini, Clement
    David, Raphael
    PROCEEDINGS OF THE 2013 IEEE 19TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2013, : 185 - 186
  • [5] Benchmarking BTI Reliability in Scaled FETs with TMD Channels via Predictive Modeling
    Chai, Y. J.
    Lv, Y. Z.
    Illarionov, Yu Yu
    2024 IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS, IPFA 2024, 2024,
  • [6] Path Following Model Predictive Control of a Coupled Autonomous Underwater Vehicle
    Jimoh, Isah A.
    Yue, Hong
    IFAC PAPERSONLINE, 2024, 58 (20): : 183 - 188
  • [7] On the cumulative distribution function of the defect centric model for BTI reliability
    Nouguier, D.
    Pananakakis, G.
    Federspiel, X.
    Rafik, M.
    Roy, D.
    Ghibaudo, G.
    MICROELECTRONICS RELIABILITY, 2019, 92 : 168 - 171
  • [8] An accurate model of software reliability
    Xu, Shiyi
    13TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING, PROCEEDINGS, 2007, : 77 - 84
  • [9] A Scalable HCI Reliability model for 40nm nMOSFET
    Zhang, Mengdi
    Li, Xi
    Wang, Mingjuan
    Shi, Yanling
    Ren, Zheng
    Hu, Shaojian
    ELECTRONIC INFORMATION AND ELECTRICAL ENGINEERING, 2012, 19 : 67 - 69
  • [10] A Study on HCI Induced Gate Leakage Current Model Used for Reliability Simulations in 90nm n-MOSFETs
    Tsukiji, Nobukazu
    Aoki, Hitoshi
    Kazumi, Masaki
    Totsuka, Takuya
    Higashino, Masashi
    Kobayashi, Haruo
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,