High performance polyphase FIR filter structures in VHDL language for Software Defined Radio based on FPGA

被引:0
|
作者
Fiala, Pavel [1 ]
Linhart, Richard [1 ]
机构
[1] Univ W Bohemia, Fac Elect Engn, Plzen 30614, Czech Republic
关键词
digital signal processing; FIR filters; FPGA; SDR; signal; polyphase; VHDL;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital filters are necessary in digital transmitter / receiver side and popularity of Software Defined Radio (SDR) is forcing complex digital signal processing blocks to be implemented in parallel design flow on FPGA or ASIC. The goal of this paper is to develop efficient pipelined polyphase FIR filter structures in VHDL language for RTL synthesis on FPGA. The proposed structures contain fully parallel polyphase decimation and interpolation FIR filter models. The first part of this paper is focused on formulation of distributed arithmetic technique with polyphase decomposition, which represents the core of designed models. The second part describes mentioned polyphase FIR VHDL models. The extensive emphasis will be put on efficient pipelined implementation with excellent registered performance and optimal design size balance. The third part of this paper deals with rapid design and simulation of proposed VHDL models. The result of RTL synthesis is finally discussed. Very good performance and optimal design size are main benefits of proposed polyphase FIR filters. Developed structures are very suitable for multichannel operation in digital I/Q receiver.
引用
收藏
页码:83 / 86
页数:4
相关论文
共 50 条
  • [31] Transition analysis on FPGA for multiplier-block based FIR filter structures
    Demirsoy, SS
    Dempster, A
    Kale, I
    [J]. ICECS 2000: 7TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS & SYSTEMS, VOLS I AND II, 2000, : 862 - 865
  • [32] FIR filter implementation for high-performance application in a high-end FPGA
    Pijetlovic, Stefan
    Subotic, Milos
    Marinkovic, Vladimir
    Pjevalica, Nebojsa
    [J]. 2018 26TH TELECOMMUNICATIONS FORUM (TELFOR), 2018, : 333 - 336
  • [33] Hardware Architecture of Polyphase Filter Banks Performing Embedded Resampling for Software-Defined Radio Front-Ends
    Mehmood Awan
    Yannick Le Moullec
    Peter Koch
    Fred Harris
    [J]. ZTE Communications, 2012, 10 (01) : 54 - 62
  • [34] Performance Evaluation of Dynamic Partial Reconfiguration Techniques for Software Defined Radio Implementation on FPGA
    Hassan, Amr
    Ahmed, Ramy
    Mostafa, Hassan
    Fahmy, Hossam A. H.
    Hussien, Ahmed
    [J]. 2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 183 - 186
  • [35] Design of a High-Speed Digital FIR Filter Based on FPGA
    Xu, Guosheng
    [J]. MATERIALS SCIENCE AND INFORMATION TECHNOLOGY, PTS 1-8, 2012, 433-440 : 4571 - 4577
  • [36] A High Data-Rate Software Defined Radio Receiver Suited for FPGA Platforms
    Chen Zhijun
    [J]. China Communications, 2009, 6 (01) : 73 - 77
  • [37] An FPGA Software Defined Radio Platform with a High-Level Synthesis Design Flow
    Bhatnagar, Vaibhav
    Ouedraogo, Ganda Stephane
    Gautier, Matthieu
    Carer, Arnaud
    Sentieys, Olivier
    [J]. 2013 IEEE 77TH VEHICULAR TECHNOLOGY CONFERENCE (VTC SPRING), 2013,
  • [38] A High Data-Rate Software Defined Radio Receiver Suited for FPGA Platforms
    Chen Zhijun
    Zhan Yafeng
    Lu Jianhua
    [J]. CHINA COMMUNICATIONS, 2009, 6 (01) : 73 - 77
  • [39] A New High-Performance Digital FM Modulator and Demodulator for Software-Defined Radio and Its FPGA Implementation
    Hatai, Indranil
    Chakrabarti, Indrajit
    [J]. INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2011, 2011
  • [40] Low power and high-speed implementation of FIR filters for software defined radio receivers
    Vinod, A. P.
    Lai, Edmund M-K.
    [J]. IEEE TRANSACTIONS ON WIRELESS COMMUNICATIONS, 2006, 5 (07) : 1669 - 1675