Charge Plasma-Based Phosphorene Tunnel FET Using a Hybrid Computational Method

被引:4
|
作者
Pon, Adhithan [1 ]
Bhattacharyya, A. [1 ]
Ramesh, R. [1 ]
机构
[1] SASTRA, Sch Elect & Elect Engn, Device Modeling Lab, Thanjavur, India
关键词
Phosphorene; TFET; Charge-plasma; DFT; Hybrid method; 2D material; FIELD-EFFECT TRANSISTOR; AB-INITIO SIMULATION; BLACK PHOSPHORUS;
D O I
10.1007/s11664-021-08882-z
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a charge plasma-based phosphorene double-gate tunnel FET (CP-BPDGTFET) is investigated. A hybrid simulation technique involving both atomistic and technology computer-aided design (TCAD) has been used to simulate the device characteristics. First, the density functional theory has been used to simulate phosphorene electrical characteristics (monolayer to few-layer, including armchair and zigzag directions). The parameters such as band gap and effective mass obtained using an atomistic simulator tool are exported into Sentaurus TCAD to simulate the device characteristics. The drain current characteristics are calibrated for conventional double gate phosphorene tunnel FET with non-equilibrium Green's function results. The DC characteristics of the proposed device are studied. The device performance is analysed by varying the device parameters such as gate length (L-g), spacer length (L-s), and gate workfunction (phi(m)). Based on the study, an optimised device is designed, and its characteristics are obtained. The optimised device offers an on-current value of 405 mu A/mu m, SS = 79 mV/dec, I-on/I-off = 1.13 x 10(6) for 30 nm gate length. It establishes that CP-BPDGTFET is a suitable candidate for energy-efficient circuit applications.
引用
收藏
页码:3624 / 3633
页数:10
相关论文
共 50 条
  • [1] Charge Plasma-Based Phosphorene Tunnel FET Using a Hybrid Computational Method
    Adhithan Pon
    A. Bhattacharyya
    R. Ramesh
    Journal of Electronic Materials, 2021, 50 : 3624 - 3633
  • [2] A Charge Plasma-Based Monolayer Transition Metal Dichalcogenide Tunnel FET
    Dubey, Prabhat Kumar
    Kaushik, Brajesh Kumar
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (06) : 2837 - 2843
  • [3] Design and Analysis of Charge Plasma-Based Vertical-Nanowire Tunnel FET for Biosensor
    Kumar, Parveen
    Raj, Balwinder
    NANO, 2023, 18 (01)
  • [4] Gate misalignment effects on analog/RF performance of charge plasma-based doping-less tunnel FET
    Sunny Anand
    R. K. Sarin
    Applied Physics A, 2017, 123
  • [5] Gate misalignment effects on analog/RF performance of charge plasma-based doping-less tunnel FET
    Anand, Sunny
    Sarin, R. K.
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2017, 123 (06):
  • [6] Performance analysis of charge plasma based dual electrode tunnel FET
    Sunny Anand
    S.Intekhab Amin
    R.K.Sarin
    Journal of Semiconductors, 2016, 37 (05) : 39 - 46
  • [7] Performance analysis of charge plasma based dual electrode tunnel FET
    Sunny Anand
    S.Intekhab Amin
    R.K.Sarin
    Journal of Semiconductors, 2016, (05) : 39 - 46
  • [8] Performance analysis of charge plasma based dual electrode tunnel FET
    Anand, Sunny
    Amin, S. Intekhab
    Sarin, R. K.
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (05)
  • [9] Design Investigation of Charge Plasma Tunnel FET with Vertical Source
    Shivendra Yadav
    Adarsh Singh Niranjan
    Vivek Garg
    Silicon, 2022, 14 : 11821 - 11828
  • [10] Design Investigation of Charge Plasma Tunnel FET with Vertical Source
    Yadav, Shivendra
    Niranjan, Adarsh Singh
    Garg, Vivek
    SILICON, 2022, 14 (17) : 11821 - 11828